# ML605 Hardware User Guide

UG534 (v1.2) January 15, 2010





Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the Documentation in any form or by any means including, but not limited to, electronic, mechanical, photocopying, recording, or otherwise, without the prior written consent of Xilinx. Xilinx expressly disclaims any liability arising out of your use of the Documentation. Xilinx reserves the right, at its sole discretion, to change the Documentation without notice at any time. Xilinx assumes no obligation to correct any errors contained in the Documentation, or to advise you of any corrections or updates. Xilinx expressly disclaims any liability in connection with technical support or assistance that may be provided to you in connection with the Information.

THE DOCUMENTATION IS DISCLOSED TO YOU "AS-IS" WITH NO WARRANTY OF ANY KIND. XILINX MAKES NO OTHER WARRANTIES, WHETHER EXPRESS, IMPLIED, OR STATUTORY, REGARDING THE DOCUMENTATION, INCLUDING ANY WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NONINFRINGEMENT OF THIRD-PARTY RIGHTS. IN NO EVENT WILL XILINX BE LIABLE FOR ANY CONSEQUENTIAL, INDIRECT, EXEMPLARY, SPECIAL, OR INCIDENTAL DAMAGES, INCLUDING ANY LOSS OF DATA OR LOST PROFITS, ARISING FROM YOUR USE OF THE DOCUMENTATION.

© 2009–2010 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners. PCI, PCI Express, PCIe, and PCI-X are trademarks of PCI-SIG.

#### **Revision History**

The following table shows the revision history for this document.

| Date     | Version | Revision                                                                                                                                                                                                                                                                                                                                                                     |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8/17/09  | 1.0     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                                                                      |
| 11/17/09 | 1.1     | <ul> <li>Updated Figure 1-1, Figure 1-2, Figure 1-3, Figure 1-11, and Figure 1-14.</li> <li>Added Figure 1-7, Figure 1-8, Figure 1-10, and Figure 1-13.</li> <li>Updated Table 1-15 and Table 1-18.</li> <li>Updated Appendix B, "VITA 57.1 FMC LPC (J63) and HPC (J64) Connector Pinout" and Appendix C, "ML605 Master UCF."</li> <li>Minor typographical edits.</li> </ul> |
| 01/15/10 | 1.2     | • Updated Figure 1-2, Figure 1-3, Figure 1-17, Table 1-3, Table 1-8, Table 1-9, Table A-1, and Table A-2. Miscellaneous typographical edits.                                                                                                                                                                                                                                 |

# Table of Contents

| Preface: About This Guide                   |    |
|---------------------------------------------|----|
| Guide Contents                              | 5  |
| Additional Documentation                    |    |
| Additional Support Resources                |    |
| Additional Support Resources                | 6  |
| Chapter 1: ML605 Evaluation Board           |    |
| Overview                                    | 7  |
| Additional Information                      | 7  |
| Features                                    |    |
| Block Diagram                               | 10 |
| Related Xilinx Documents                    | 10 |
| Detailed Description                        | 11 |
| 1. Virtex-6 XC6VLX240T-1FFG1156 FPGA        |    |
| Configuration                               | 13 |
| I/O Voltage Rails                           | 14 |
| 2. 512 MB DDR3 Memory SODIMM                |    |
| 3. 128 Mb Platform Flash XL                 |    |
| 4. 32 MB Linear BPI Flash                   |    |
| ML605 Flash Boot Options                    |    |
| 5. System ACE CF and CompactFlash Connector |    |
| 6. USB JTAG                                 |    |
| 7. Clock Generation                         |    |
| Oscillator (Differential)                   |    |
| Oscillator Socket (Single-Ended, 2.5V)      |    |
| 8. Multi-Gigabit Transceivers (GTX MGTs)    |    |
| 9. PCI Express Endpoint Connectivity        |    |
| 10. SFP Module Connector                    |    |
| 11. 10/100/1000 Tri-Speed Ethernet PHY      |    |
| SGMII GTX Transceiver Clock Generation      |    |
| 12. USB-to-UART Bridge                      |    |
| 13. USB Controller                          | 40 |
| 14. DVI Codec                               | 41 |
| 15. IIC Bus                                 | 42 |
| 8 Kb NV Memory                              | 44 |
| 16. Status LEDs                             |    |
| Ethernet PHY Status LEDs                    |    |
| FPGA INIT and DONE LEDs                     |    |
| 17. User I/O                                |    |
| User LEDs                                   |    |
| User Pushbutton Switches                    |    |
| User DIP Switch                             |    |
| LCD Display (16 Character x 2 Lines)        |    |
| 18. Switches                                |    |
| Power On/Off Slide Switch SW2               |    |
|                                             |    |

| FPGA_PROG_B Pushbutton SW4 (Active-Low)                             | 54 |
|---------------------------------------------------------------------|----|
| SYSACE_RESET_B Pushbutton SW3 (Active-Low)                          | 54 |
| System ACE CF CompactFlash Image Select DIP Switch S1               | 55 |
| Mode, Osc Enable, Boot EEPROM Select, and Addr Select DIP Switch S2 | 56 |
| 19. VITA 57.1 FMC HPC Connector                                     | 57 |
| 20. VITA 57.1 FMC LPC Connector                                     | 63 |
| 21. Power Management                                                | 65 |
| AC Adapter and Input Power Jack/Switch                              | 65 |
| Onboard Power Regulation                                            | 66 |
| 22. System Monitor                                                  | 68 |
| Configuration Options                                               | 73 |

Appendix A: Default Switch and Jumper Settings

Appendix B: VITA 57.1 FMC LPC (J63) and HPC (J64) Connector Pinout

Appendix C: ML605 Master UCF

**Appendix D: References** 



### About This Guide

This manual accompanies the Virtex®-6 FPGA ML605 Evaluation Board and contains information about the ML605 hardware and software tools.

#### **Guide Contents**

This manual contains the following chapters:

- Chapter 1, "ML605 Evaluation Board," provides an overview of the embedded development board and details the components and features of the ML605 board.
- Appendix A, "Default Switch and Jumper Settings."
- Appendix B, "VITA 57.1 FMC LPC (J63) and HPC (J64) Connector Pinout."
- Appendix C, "ML605 Master UCF."
- Appendix D, "References."

#### **Additional Documentation**

The following documents are also available for download at <a href="http://www.xilinx.com/support/documentation/virtex-6.htm">http://www.xilinx.com/support/documentation/virtex-6.htm</a>.

- Virtex-6 Family Overview
  - The features and product selection of the Virtex-6 family are outlined in this overview.
- Virtex-6 FPGA Data Sheet: DC and Switching Characteristics
   This data sheet contains the DC and Switching Characteristic specifications for the Virtex-6 family.
- Virtex-6 FPGA Packaging and Pinout Specifications
  - This specification includes the tables for device/package combinations and maximum I/Os, pin definitions, pinout tables, pinout diagrams, mechanical drawings, and thermal specifications.
- Virtex-6 FPGA Configuration Guide
  - This all-encompassing configuration guide includes chapters on configuration interfaces (serial and SelectMAP), bitstream encryption, boundary-scan and JTAG configuration, reconfiguration techniques, and readback through the SelectMAP and JTAG interfaces.
- Virtex-6 FPGA Clocking Resources User Guide
   This guide describes the clocking resources available in all Virtex-6 devices, including the MMCM and PLLs.



- Virtex-6 FPGA Memory Resources User Guide
   The functionality of the block RAM and FIFO are described in this user guide.
- Virtex-6 FPGA SelectIO Resources User Guide
   This guide describes the SelectIO<sup>TM</sup> resources available in all Virtex-6 devices.
- Virtex-6 FPGA GTX Transceivers User Guide
   This guide describes the GTX transceivers available in all Virtex-6 FPGAs except the XC6VLX760.
- Virtex-6 FPGA Embedded Tri-Mode Ethernet MAC User Guide
   This guide describes the dedicated Tri-Mode Ethernet Media Access Controller available in all Virtex-6 FPGAs except the XC6VLX760.
- Virtex-6 FPGA DSP48E1 Slice User Guide
   This guide describes the architecture of the DSP48E1 slice in Virtex-6 FPGAs and provides configuration examples.
- Virtex-6 FPGA System Monitor User Guide
   The System Monitor functionality available in all Virtex-6 devices is outlined in this guide.
- Virtex-6 FPGA PCB Design Guide
   This guide provides information on PCB design for Virtex-6 devices, with a focus on strategies for making design decisions at the PCB and interface level.

#### **Additional Support Resources**

To search the database of silicon and software questions and answers or to create a technical support case in WebCase, see the Xilinx website at:

http://www.xilinx.com/support.



## ML605 Evaluation Board

#### **Overview**

The ML605 board enables hardware and software developers to create or evaluate designs targeting the Virtex®-6 XC6VLX240T-1FFG1156 FPGA.

The ML605 provides board features common to many embedded processing systems. Some commonly used features include: a DDR3 SODIMM memory, an 8-lane PCI Express® interface, a tri-mode Ethernet PHY, general purpose I/O, and a UART. Additional user desired features can be added through mezzanine cards attached to the onboard high-speed VITA-57 FPGA Mezzanine Connector (FMC) high pin count (HPC) expansion connector, or the onboard VITA-57 FMC low pin count (LPC) connector.

"Features," page 8 provides a general listing of the board features with details provided in "Detailed Description," page 11.

#### Additional Information

Additional information and support material is located at:

• http://www.xilinx.com/ml605

This information includes:

- Current version of this user guide in PDF format
- Example design files for demonstration of Virtex-6 FPGA features and technology
- Demonstration hardware and software configuration files for the System ACE<sup>TM</sup> CF controller, Platform Flash configuration storage device, and linear flash chip
- Reference design files
- Schematics in PDF and DxDesigner formats
- Bill of materials (BOM)
- Printed-circuit board (PCB) layout in Allegro PCB format
- Gerber files for the PCB (Many free or shareware Gerber file viewers are available on the internet for viewing and printing these files.)
- Additional documentation, errata, frequently asked questions, and the latest news

For information about the Virtex-6 family of FPGA devices, including product highlights, data sheets, user guides, and application notes, see the Virtex-6 FPGA documentation page at http://www.xilinx.com/support/documentation/virtex-6.htm.



#### **Features**

The ML605 provides the following features:

- 1. Virtex-6 XC6VLX240T-1FFG1156 FPGA
- 2. 512 MB DDR3 Memory SODIMM
- 3. 128 Mb Platform Flash XL
- 4. 32 MB Linear BPI Flash
- 5. System ACE CF and CompactFlash Connector
- 6. USB JTAG
- 7. Clock Generation
  - Fixed 200 MHz oscillator (differential)
  - Socketed 2.5V oscillator (single-ended)
  - SMA connectors (differential)
  - ♦ SMA connectors for MGT clocking
- 8. Multi-Gigabit Transceivers (GTX MGTs)
  - ♦ FMC HPC connector
  - ♦ FMC LPC connector
  - ♦ SMA
  - ♦ PCIe
  - ♦ SFP Module connector
  - ♦ Ethernet PHY SGMII interface
- 9. PCI Express Endpoint Connectivity
  - ♦ Gen1 8-lane (x8)
  - ♦ Gen2 4-lane (x4)
- 10. SFP Module Connector
- 11. 10/100/1000 Tri-Speed Ethernet PHY
- 12. USB-to-UART Bridge
- 13. USB Controller
- 14. DVI Codec
- 15. IIC Bus
  - ♦ IIC EEPROM 1 KB
  - DDR3 SODIMM socket
  - DVI CODEC
  - DVI connector
  - FMC HPC connector
  - ◆ FMC LPC connector
  - ♦ SFP module connector

- 16. Status LEDs
  - ♦ Ethernet status
  - ◆ FPGA INIT
  - ◆ FPGA DONE
  - System ACE CF Status
- 17. User I/O
  - ◆ USER LED Group 1 GPIO (8)
  - ◆ USER LED Group 2 directional (5)
  - User pushbuttons directional (5)
  - CPU reset pushbutton
  - User DIP switch GPIO (8-pole)
  - User SMA GPIO connectors (2)
  - LCD character display (16 characters x 2 lines)
- 18. Switches
  - ♦ Power on/off slide switch
  - System ACE CF reset pushbutton
  - System ACE CF bitstream image select DIP switch
  - ♦ Configuration MODE DIP switch
- 19. VITA 57.1 FMC HPC Connector
- 20. VITA 57.1 FMC LPC Connector
- 21. Power Management
  - PMBus voltage and current monitoring via TI power controller
  - 22. System Monitor
- Configuration Options
  - 3. 128 Mb Platform Flash XL
  - ♦ 4. 32 MB Linear BPI Flash
  - 5. System ACE CF and CompactFlash Connector
  - ♦ 6. USB JTAG



#### **Block Diagram**

Figure 1-1 shows a high-level block diagram of the ML605 and its peripherals.



Figure 1-1: ML605 High-Level Block Diagram

#### **Related Xilinx Documents**

Prior to using the ML605 Evaluation Board, users should be familiar with Xilinx resources. See Appendix D, "References" for a direct link to Xilinx documentation. See the following locations for additional documentation on Xilinx tools and solutions:

- ISE: www.xilinx.com/ise
- EDK: www.xilinx.com/edk
- Intellectual Property: www.xilinx.com/ipcenter
- Answer Browser: www.xilinx.com/support



#### **Detailed Description**

Figure 1-2 shows a board photo with numbered features corresponding to Table 1-1 and the section headings in this document.



Figure 1-2: ML605 Board Photo

The numbered features in Figure 1-2 correlate to the features and notes listed in Table 1-1.

Table 1-1: ML605 Features

| Number | Feature                                | Notes                                     | Schematic<br>Page |
|--------|----------------------------------------|-------------------------------------------|-------------------|
| 1      | Virtex-6 FPGA                          | XC6VLX240T-1FFG1156                       | 2 - 12            |
| 2      | DDR3 SODIMM                            | Micron 512 MB MT4JSF6464HY-1G1            | 15                |
| 3      | 128 Mb Platform Flash XL               | Xilinx XCF128X-FTG64C                     | 25                |
| 4      | Linear BPI Flash                       | Numonyx JS28F256P30T95                    | 26                |
| 5      | System ACE CF controller, CF connector | Xilinx XCCACE-TQ144I<br>(bottom of board) | 13                |
| 6      | JTAG cable connector (USB Mini-B)      | USB JTAG download circuit                 | 46                |



Table 1-1: ML605 Features (Cont'd)

| Number | Feature                                         | Notes                                          | Schematic<br>Page |  |
|--------|-------------------------------------------------|------------------------------------------------|-------------------|--|
|        | Clock generation                                | 200 MHz OSC, oscillator socket, SMA connectors | 30                |  |
| 7      | a. 200 MHz oscillator (on<br>backside)          | Epson 200 MHz 2.5V LVDS OSC                    | 30                |  |
|        | b. Oscillator socket, single-<br>ended          | MMD Components 66 MHz 2.5V                     | 30                |  |
|        | c. SMA connectors                               | SMA pair                                       | 30                |  |
|        | d. MGT REFCLK SMA connectors                    | SMA pair                                       | 30                |  |
| 8      | GTX RX/TX port                                  | SMA x4                                         | 30                |  |
| 9      | PCIe Gen1 (8-lane),<br>Gen2 (4-lane)            | Card edge connector, 8-lane                    | 21                |  |
| 10     | SFP connector and cage                          | AMP 136073-1                                   | 23                |  |
| 11     | Ethernet (10/100/1000) with SGMII               | Marvell M88E1111 EPHY                          | 24                |  |
| 12     | USB Mini-B, USB-to-UART bridge                  | Silicon Labs CP2103GM bridge                   | 33                |  |
| 13     | USB-A Host, USB Mini-B<br>peripheral connectors | Cypress CY7C67300-100AXI controller            | 27                |  |
| 14     | Video - DVI connector                           | Chrontel CH7301C-TF Video codec                | 28, 29            |  |
| 15     | IIC NV EEPROM, 8 Kb (on backside)               | ST Microelectronics M24C08-WDW6TP              | 32                |  |
|        | Status LEDs                                     |                                                | 13, 24, 31        |  |
| 16     | a. Ethernet status                              | Right-angle link rate and direction LEDs       | 24                |  |
|        | b. FPGA INIT, DONE                              | Init (red), Done (green)                       | 31                |  |
|        | c. System ACE CF status                         | Status (green), Error (red)                    | 13                |  |
|        | User I/O                                        |                                                | 31                |  |
|        | a. User LEDs, green (8)                         | User I/O (active-High)                         | 30, 31, 33        |  |
|        | b. User pushbuttons, N.O.<br>momentary (5)      | User I/O (active-High)                         | 31                |  |
| 17     | c. User LEDs, green (5)                         | User I/O (active-High)                         | 31                |  |
|        | d. User DIP switch (8-pole)                     | User I/O (active-High)                         | 31                |  |
|        | e. User GPIO SMA<br>connectors                  | SMA pair                                       | 30                |  |
|        | f. LCD 16 character x 2 line<br>display         | Displaytech S162D BA BC                        | 33                |  |



Table 1-1: ML605 Features (Cont'd)

| Number | Feature                                      | Notes                                              | Schematic<br>Page |
|--------|----------------------------------------------|----------------------------------------------------|-------------------|
|        | Switches                                     |                                                    | 13, 25, 39        |
|        | a. Power On/Off                              | Slide switch                                       | 39                |
| 18     | b. FPGA_PROG_B<br>pushbutton                 | active-Low                                         | 13                |
|        | c. System ACE CF Image<br>Select             | 4-pole DIP switch (active-High)                    | 25                |
|        | d. Mode Switch                               | 6-pole DIP switch (active-High)                    | 25                |
| 19     | FMC - HPC connector                          | Samtec ASP-134486-01                               | 16 -19            |
| 20     | FMC - LPC connector                          | Samtec ASP-134603-01                               | 20                |
|        | Power management                             |                                                    | 35 - 44           |
|        | a. PMBus controllers                         | 2 x TI UCD9240PFC                                  | 35, 40            |
| 21     | b. Voltage regulators                        | 2 x PTD08A020W, 3 x PTD08A010W                     | 36-38, 43,<br>44  |
|        | c. 12V power input<br>connector              | 6-pin Molex mini-fit connector                     | 39                |
|        | d. 12V power input<br>connector              | 4-pin ATX disk type connector                      | 39                |
| 22     | System Monitor Interface connector           | 2x6 DIP male pin header                            | 34                |
| 23     | System ACE Error DS30 LED disable jumper J69 | Jumper on = enable LED<br>Jumper off = disable LED | 13                |

#### 1. Virtex-6 XC6VLX240T-1FFG1156 FPGA

A Virtex-6 XC6VLX240T-1FFG1156 FPGA is installed on the embedded development board.

Keep-Out areas and drill holes are defined around the FPGA to support an Ironwood Electronics SG-BGA-6046 FPGA socket.

#### References

See the Virtex-6 FPGA Data Sheet. [Ref 4]

#### Configuration

The ML605 supports configuration in the following modes:

- Slave SelectMAP (using Platform Flash XL with the onboard 47 MHz oscillator)
- Master BPI-Up (using Linear BPI Flash device)
- JTAG (using the included USB-A to Mini-B cable)
- JTAG (using System ACE CF and CompactFlash card)



The ML605 supports Master BPI-Up, JTAG, and Slave SelectMAP. These are selected by setting M[2:0] options 010, 101 and 110 shown in Table 1-2.

Table 1-2: Virtex-6 FPGA Configuration Modes

| Configuration Mode              | M[2:0] | Bus Width <sup>(1)</sup> | CCLK Direction |
|---------------------------------|--------|--------------------------|----------------|
| Master Serial <sup>(2)</sup>    | 000    | 1                        | Output         |
| Master SPI <sup>(2)</sup>       | 001    | 1                        | Output         |
| Master BPI-Up <sup>(2)</sup>    | 010    | 8, 16                    | Output         |
| Master BPI-Down <sup>(2)</sup>  | 011    | 8, 16                    | Output         |
| Master SelectMAP <sup>(2)</sup> | 100    | 8, 16                    | Output         |
| JTAG                            | 101    | 1                        | Input (TCK)    |
| Slave SelectMAP                 | 110    | 8, 16, 32                | Input          |
| Slave Serial <sup>(3)</sup>     | 111    | 1                        | Input          |

#### Notes:

- 1. The parallel configuration modes bus is auto-detected by the configuration logic.
- 2. In Master configuration mode, the CCLK pin is the clock source for the Virtex-6 FPGA internal configuration logic. The Virtex-6 FPGA CCLK output pin must be free from reflections to avoid double-clocking the internal configuration logic. See the *Virtex-6 FPGA Configuration User Guide* for more details. [Ref 5]
- 3. This is the default setting due to internal pull-up termination on mode pins.

For an overview on configuring the FPGA, see "Configuration Options," page 73.

**Note:** The mode switches are part of DIP switch S2. The default mode setting (see Table A-1, page 75) is M[2:0]=010, which selects Master BPI-Up at board power-on. Switch S1 position 4 must be OFF to disable the System ACE controller from attempting to boot if a CF card is present.

#### References

See the *Virtex-6 FPGA Configuration User Guide* for detailed configuration information. [Ref 5]

#### I/O Voltage Rails

There are 16 I/O banks available on the Virtex-6 device. The voltage applied to the FPGA I/O banks used by the ML605 board is summarized in Table 1-3.

Table 1-3: Voltage Rails

| U1 FPGA Bank           | I/O Rail      | Voltage |
|------------------------|---------------|---------|
| Bank 0                 | VCC2V5_FPGA   | 2.5V    |
| Bank 12 <sup>(1)</sup> | FMC_VIO_B_M2C | 2.5V    |
| Bank 13                | VCC2V5_FPGA   | 2.5V    |
| Bank 14                | VCC2V5_FPGA   | 2.5V    |
| Bank 15                | VCC2V5_FPGA   | 2.5V    |
| Bank 16                | VCC2V5_FPGA   | 2.5V    |
| Bank 22                | VCC2V5_FPGA   | 2.5V    |
| Bank 23                | VCC2V5_FPGA   | 2.5V    |

Table 1-3: Voltage Rails (Cont'd)

| U1 FPGA Bank | I/O Rail    | Voltage |
|--------------|-------------|---------|
| Bank 24      | VCC2V5_FPGA | 2.5V    |
| Bank 25      | VCC1V5_FPGA | 1.5V    |
| Bank 26      | VCC1V5_FPGA | 1.5V    |
| Bank 32      | VCC2V5_FPGA | 2.5V    |
| Bank 33      | VCC2V5_FPGA | 2.5V    |
| Bank 34      | VCC2V5_FPGA | 2.5V    |
| Bank 35      | VCC1V5_FPGA | 1.5V    |
| Bank 36      | VCC1V5_FPGA | 1.5V    |

#### Notes:

#### References

See the Xilinx Virtex-6 FPGA documentation for more information at <a href="http://www.xilinx.com/support/documentation/virtex-6.htm">http://www.xilinx.com/support/documentation/virtex-6.htm</a>.

#### 2. 512 MB DDR3 Memory SODIMM

A 512MB DDR3 SODIMM is provided as a flexible and efficient form-factor volatile memory for user applications. The ML605 SODIMM socket is wired to support a maximum SODIMM size of 2 GB.

The ML605 DDR3 64-bit wide interface has been tested to 800 MT/s.

The DDR3 interface is implemented in FPGA banks 25, 26, 35, and 36. DCI VRP/N resistor connections are only implemented banks 26 and 36. DCI functionality in banks 25 and 35 is achieved in the UCF by cascading DCI between adjacent banks as follows:

```
CONFIG DCI_CASCADE = "36 35";
CONFIG DCI_CASCADE = "26 25";
```

Table 1-4 shows the connections and pin numbers for the DDR3 SODIMM.

Table 1-4: DDR3 SODIMM Connections

| U1 FPGA Pin | Schematic Net Name | J1 SODIMM  |          |
|-------------|--------------------|------------|----------|
|             |                    | Pin Number | Pin Name |
| L14         | DDR3_A0            | 98         | A0       |
| A16         | DDR3_A1            | 97         | A1       |
| B16         | DDR3_A2            | 96         | A2       |
| E16         | DDR3_A3            | 95         | A3       |
| D16         | DDR3_A4            | 92         | A4       |
| J17         | DDR3_A5            | 91         | A5       |

<sup>1.</sup> The VITA 57.1 specification stipulates that the Bank 12 voltage named FMC\_VIO\_B\_M2C is supplied by the FMC card plugged onto the relevant FMC connector (ML605 J64). FMC\_VIO\_B\_M2C cannot exceed the base board (ML605) Vadj of the FMC connector. The ML605 FMC Vadj maximum is 2.5V.



Table 1-4: DDR3 SODIMM Connections (Cont'd)

| U1 FPGA Pin  | Schematic Net Name | J1 S0      | J1 SODIMM |  |
|--------------|--------------------|------------|-----------|--|
| OT FFGA FIII |                    | Pin Number | Pin Name  |  |
| A15          | DDR3_A6            | 90         | A6        |  |
| B15          | DDR3_A7            | 86         | A7        |  |
| G15          | DDR3_A8            | 89         | A8        |  |
| F15          | DDR3_A9            | 85         | A9        |  |
| M16          | DDR3_A10           | 107        | A10/AP    |  |
| M15          | DDR3_A11           | 84         | A11       |  |
| H15          | DDR3_A12           | 83         | A12_BC_N  |  |
| J15          | DDR3_A13           | 119        | A13       |  |
| D15          | DDR3_A14           | 80         | A14       |  |
| C15          | DDR3_A15           | 78         | A15       |  |
| K19          | DDR3_BA0           | 109        | BA0       |  |
| J19          | DDR3_BA1           | 108        | BA1       |  |
| L15          | DDR3_BA2           | 79         | BA2       |  |
|              |                    |            |           |  |
| J11          | DDR3_D0            | 5          | DQ0       |  |
| E13          | DDR3_D1            | 7          | DQ1       |  |
| F13          | DDR3_D2            | 15         | DQ2       |  |
| K11          | DDR3_D3            | 17         | DQ3       |  |
| L11          | DDR3_D4            | 4          | DQ4       |  |
| K13          | DDR3_D5            | 6          | DQ5       |  |
| K12          | DDR3_D6            | 16         | DQ6       |  |
| D11          | DDR3_D7            | 18         | DQ7       |  |
| M13          | DDR3_D8            | 21         | DQ8       |  |
| J14          | DDR3_D9            | 23         | DQ9       |  |
| B13          | DDR3_D10           | 33         | DQ10      |  |
| B12          | DDR3_D11           | 35         | DQ11      |  |
| G10          | DDR3_D12           | 22         | DQ12      |  |
| M11          | DDR3_D13           | 24         | DQ13      |  |
| C12          | DDR3_D14           | 34         | DQ14      |  |
| A11          | DDR3_D15           | 36         | DQ15      |  |
| G11          | DDR3_D16           | 39         | DQ16      |  |
| F11          | DDR3_D17           | 41         | DQ17      |  |
| D14          | DDR3_D18           | 51         | DQ18      |  |
| C14          | DDR3_D19           | 53         | DQ19      |  |



Table 1-4: DDR3 SODIMM Connections (Cont'd)

| U1 FPGA Pin  | Schematic Net Name | J1 SO      | J1 SODIMM |  |
|--------------|--------------------|------------|-----------|--|
| OT FFGA FIII |                    | Pin Number | Pin Name  |  |
| G12          | DDR3_D20           | 40         | DQ20      |  |
| G13          | DDR3_D21           | 42         | DQ21      |  |
| F14          | DDR3_D22           | 50         | DQ22      |  |
| H14          | DDR3_D23           | 52         | DQ23      |  |
| C19          | DDR3_D24           | 57         | DQ24      |  |
| G20          | DDR3_D25           | 59         | DQ25      |  |
| E19          | DDR3_D26           | 67         | DQ26      |  |
| F20          | DDR3_D27           | 69         | DQ27      |  |
| A20          | DDR3_D28           | 56         | DQ28      |  |
| A21          | DDR3_D29           | 58         | DQ29      |  |
| E22          | DDR3_D30           | 68         | DQ30      |  |
| E23          | DDR3_D31           | 70         | DQ31      |  |
| G21          | DDR3_D32           | 129        | DQ32      |  |
| B21          | DDR3_D33           | 131        | DQ33      |  |
| A23          | DDR3_D34           | 141        | DQ34      |  |
| A24          | DDR3_D35           | 143        | DQ35      |  |
| C20          | DDR3_D36           | 130        | DQ36      |  |
| D20          | DDR3_D37           | 132        | DQ37      |  |
| J20          | DDR3_D38           | 140        | DQ38      |  |
| G22          | DDR3_D39           | 142        | DQ39      |  |
| D26          | DDR3_D40           | 147        | DQ40      |  |
| F26          | DDR3_D41           | 149        | DQ41      |  |
| B26          | DDR3_D42           | 157        | DQ42      |  |
| E26          | DDR3_D43           | 159        | DQ43      |  |
| C24          | DDR3_D44           | 146        | DQ44      |  |
| D25          | DDR3_D45           | 148        | DQ45      |  |
| D27          | DDR3_D46           | 158        | DQ46      |  |
| C25          | DDR3_D47           | 160        | DQ47      |  |
| C27          | DDR3_D48           | 163        | DQ48      |  |
| B28          | DDR3_D49           | 165        | DQ49      |  |
| D29          | DDR3_D50           | 175        | DQ50      |  |
| B27          | DDR3_D51           | 177        | DQ51      |  |
| G27          | DDR3_D52           | 164        | DQ52      |  |
| A28          | DDR3_D53           | 166        | DQ53      |  |



Table 1-4: DDR3 SODIMM Connections (Cont'd)

| U1 FPGA Pin  | Schematic Net Name | J1 S0      | DIMM     |
|--------------|--------------------|------------|----------|
| OT FPGA PIII | Schematic Net Name | Pin Number | Pin Name |
| E24          | DDR3_D54           | 174        | DQ54     |
| G25          | DDR3_D55           | 176        | DQ55     |
| F28          | DDR3_D56           | 181        | DQ56     |
| B31          | DDR3_D57           | 183        | DQ57     |
| H29          | DDR3_D58           | 191        | DQ58     |
| H28          | DDR3_D59           | 193        | DQ59     |
| B30          | DDR3_D60           | 180        | DQ60     |
| A30          | DDR3_D61           | 182        | DQ61     |
| E29          | DDR3_D62           | 192        | DQ62     |
| F29          | DDR3_D63           | 194        | DQ63     |
| E11          | DDR3_DM0           | 11         | DM0      |
| B11          | DDR3_DM1           | 28         | DM1      |
| E14          | DDR3_DM2           | 46         | DM2      |
| D19          | DDR3_DM3           | 63         | DM3      |
| B22          | DDR3_DM4           | 136        | DM4      |
| A26          | DDR3_DM5           | 153        | DM5      |
| A29          | DDR3_DM6           | 170        | DM6      |
| A31          | DDR3_DM7           | 187        | DM7      |
|              |                    |            |          |
| E12          | DDR3_DQS0_N        | 10         | DQS0_N   |
| D12          | DDR3_DQS0_P        | 12         | DQS0_P   |
| J12          | DDR3_DQS1_N        | 27         | DQS1_N   |
| H12          | DDR3_DQS1_P        | 29         | DQS1_P   |
| A14          | DDR3_DQS2_N        | 45         | DQS2_N   |
| A13          | DDR3_DQS2_P        | 47         | DQS2_P   |
| H20          | DDR3_DQS3_N        | 62         | DQS3_N   |
| H19          | DDR3_DQS3_P        | 64         | DQS3_P   |
| C23          | DDR3_DQS4_N        | 135        | DQS4_N   |
| B23          | DDR3_DQS4_P        | 137        | DQS4_P   |
| A25          | DDR3_DQS5_N        | 152        | DQS5_N   |
| B25          | DDR3_DQS5_P        | 154        | DQS5_P   |
| G28          | DDR3_DQS6_N        | 169        | DQS6_N   |
| H27          | DDR3_DQS6_P        | 171        | DQS6_P   |
| D30          | DDR3_DQS7_N        | 186        | DQS7_N   |



Table 1-4: DDR3 SODIMM Connections (Cont'd)

| U1 FPGA Pin  | Schematic Net Name | J1 SC      | DIMM     |
|--------------|--------------------|------------|----------|
| OT FFGA FIII | Schematic Net Name | Pin Number | Pin Name |
| C30          | DDR3_DQS7_P        | 188        | DQS7_P   |
|              |                    |            |          |
| F18          | DDR3_ODT0          | 116        | ODT0     |
| E17          | DDR3_ODT1          | 120        | ODT1     |
| E18          | DDR3_RESET_B       | 30         | RESET_B  |
| K18          | DDR3_S0_B          | 114        | S0_B     |
| K17          | DDR3_S1_B          | 121        | S1_B     |
| D17          | DDR3_TEMP_EVENT    | 198        | EVENT_B  |
| B17          | DDR3_WE_B          | 113        | WE_B     |
| C17          | DDR3_CAS_B         | 115        | CAS_B    |
| L19          | DDR3_RAS_B         | 110        | RAS_B    |
| M18          | DDR3_CKE0          | 73         | CKE0     |
| M17          | DDR3_CKE1          | 74         | CKE1     |
| H18          | DDR3_CLK0_N        | 103        | CK0_N    |
| G18          | DDR3_CLK0_P        | 101        | CK0_P    |
| L16          | DDR3_CLK1_N        | 104        | CK1_N    |
| K16          | DDR3_CLK1_P        | 102        | CK1_P    |

The Memory Interface Generator (MIG) tool guidelines specify a set of U1 FPGA "No Connect" pins. These should be added to the UCF as CONFIG PROHIBIT pins as follows:

```
CONFIG PROHIBIT = H22;
CONFIG PROHIBIT = F21;
CONFIG PROHIBIT = B20;
CONFIG PROHIBIT = F19;

CONFIG PROHIBIT = C13;
CONFIG PROHIBIT = M12;
CONFIG PROHIBIT = L13;
CONFIG PROHIBIT = K14;

CONFIG PROHIBIT = F25;
CONFIG PROHIBIT = C29;
CONFIG PROHIBIT = C28;
CONFIG PROHIBIT = D24;
```

#### References

See the Micron Technology, Inc. for more information [Ref 22].

In addition, see the *Virtex-6 FPGA Memory Interface Solutions User Guide* [Ref 6] and the *Virtex-6 FPGA Memory Resources User Guide* [Ref 9].



#### 3. 128 Mb Platform Flash XL

A 128 Mb Xilinx XCF128X-FTG64C Platform Flash XL device is used with an onboard 47 MHz oscillator (X4) to configure the FPGA in less than 100 ms from power valid as required by the *PCI Express Card Electromechanical Specification*. This allows the PCIe interface to be recognized and enumerated when plugged into a host PC.

To achieve the fastest configuration speed, the FPGA mode pins are set to Slave SelectMAP and the onboard 47 MHz clock source external to the FPGA is used for configuration. Configuration DIP switch S2, switch 1, controls the 47 MHz oscillator enable as outlined in "18. Switches," page 53.

See S2 switch setting details in Table 1-26, page 56. Also, see the "FPGA Design Considerations for the Configuration Flash," page 23 for FPGA design recommendations.

#### 4. 32 MB Linear BPI Flash

A Numonyx JS28F256P30 Linear BPI Flash memory (P30) on the ML605 provides 32 MB of non-volatile storage that can be used for configuration as well as software storage. The Linear BPI Flash shares the dual use configuration pins in parallel with the XCF128 Platform Flash XL.

The P30\_CS net is used to select the P30 or the XCF128. Power-on configuration is selected by the P30\_CS net which is tied to a dip switch S2 (selects pullup/pulldown) and is also wired to an FPGA non-config pin. The dip switch allows power selection for the configuration device P30 or XCF128XL. The dip switch selection can be overridden by the FPGA after configuration by controlling the logic level of the P30\_CS signal.

See S2 switch setting details in Table 1-26, page 56. For an overview on configuring the FPGA, see "Configuration Options," page 73.

Figure 1-3 shows a block diagram for the Platform Flash and BPI Flash.



Figure 1-3: Platform Flash and BPI Flash Block Diagram



#### ML605 Flash Boot Options

The ML605 has two parallel wired flash memory devices as shown in Figure 1-3. At ML605 power-up, before FPGA configuration, DIP switch S2 switch 2 selects which flash device, U4 (BPI) or U27 (Platform Flash), provides the boot bitstream. Typically S2 switch 2 will be open/OFF to select the U27 Platform Flash. Given that the mode switches (S2 switch 3/M0, switch 4/M1 and switch 5/M2) are set to Slave SelectMAP mode, then U27, driven at 47 MHz, can load a PCIe core bitstream before a host PC motherboard can scan its PCIe slots.When S2 switch 2 is closed/ON at power up, the FPGA will be configured from the BPI flash device U4. Note that U4 address bit A23 is switched by S2 switch 6, which allows the lower or upper half of U4 to be chosen as a data source.

Table 1-5 shows the connections and pin numbers for the boot flash devices.

Table 1-5: Platform Flash and BPI Flash Connections

| U1 FPGA Pin | Schematic Net Name | U4 BP      | l Flash  | U27 Platfo | orm Flash |
|-------------|--------------------|------------|----------|------------|-----------|
| UI FPGA PIN | Schematic Net Name | Pin Number | Pin Name | Pin Number | Pin Name  |
| AL8         | FLASH_A0           | 29         | A1       | A1         | A00       |
| AK8         | FLASH_A1           | 25         | A2       | B1         | A01       |
| AC9         | FLASH_A2           | 24         | A3       | C1         | A02       |
| AD10        | FLASH_A3           | 23         | A4       | D1         | A03       |
| C8          | FLASH_A4           | 22         | A5       | D2         | A04       |
| B8          | FLASH_A5           | 21         | A6       | A2         | A05       |
| E9          | FLASH_A6           | 20         | A7       | C2         | A06       |
| E8          | FLASH_A7           | 19         | A8       | A3         | A07       |
| A8          | FLASH_A8           | 8          | A9       | В3         | A08       |
| A9          | FLASH_A9           | 7          | A10      | C3         | A09       |
| D9          | FLASH_A10          | 6          | A11      | D3         | A10       |
| C9          | FLASH_A11          | 5          | A12      | C4         | A11       |
| D10         | FLASH_A12          | 4          | A13      | A5         | A12       |
| C10         | FLASH_A13          | 3          | A14      | B5         | A13       |
| F10         | FLASH_A14          | 2          | A15      | C5         | A14       |
| F9          | FLASH_A15          | 1          | A16      | D7         | A15       |
| AH8         | FLASH_A16          | 55         | A17      | D8         | A16       |
| AG8         | FLASH_A17          | 18         | A18      | A7         | A17       |
| AP9         | FLASH_A18          | 17         | A19      | B7         | A18       |
| AN9         | FLASH_A19          | 16         | A20      | C7         | A19       |
| AF10        | FLASH_A20          | 11         | A21      | C8         | A20       |
| AF9         | FLASH_A21          | 10         | A22      | A8         | A21       |
| AL9         | FLASH_A22          | 9          | A23      | G1         | A22       |
| AA23        | FLASH_A23          | 26         | A24      | NC         | A23       |



Table 1-5: Platform Flash and BPI Flash Connections (Cont'd)

| UI FDCA Bin       | Cohematic Not Name             | U4 BPI            | Flash             | U27 Platfo        | orm Flash         |
|-------------------|--------------------------------|-------------------|-------------------|-------------------|-------------------|
| U1 FPGA Pin       | Schematic Net Name             | Pin Number        | Pin Name          | Pin Number        | Pin Name          |
|                   |                                |                   |                   |                   |                   |
| AF24              | FLASH_D0                       | 34                | DQ0               | F2                | DQ00              |
| AF25              | FLASH_D1                       | 36                | DQ1               | E2                | DQ01              |
| W24               | FLASH_D2                       | 39                | DQ2               | G3                | DQ02              |
| V24               | FLASH_D3                       | 41                | DQ3               | E4                | DQ03              |
| H24               | FLASH_D4                       | 47                | DQ4               | E5                | DQ04              |
| H25               | FLASH_D5                       | 49                | DQ5               | G5                | DQ05              |
| P24               | FLASH_D6                       | 51                | DQ6               | G6                | DQ06              |
| R24               | FLASH_D7                       | 53                | DQ7               | H7                | DQ07              |
| G23               | FLASH_D8                       | 35                | DQ8               | E1                | DQ08              |
| H23               | FLASH_D9                       | 37                | DQ9               | E3                | DQ09              |
| N24               | FLASH_D10                      | 40                | DQ10              | F3                | DQ10              |
| N23               | FLASH_D11                      | 42                | DQ11              | F4                | DQ11              |
| F23               | FLASH_D12                      | 48                | DQ12              | F5                | DQ12              |
| F24               | FLASH_D13                      | 50                | DQ13              | H5                | DQ13              |
| L24               | FLASH_D14                      | 52                | DQ14              | G7                | DQ14              |
| M23               | FLASH_D15                      | 54                | DQ15              | E7                | DQ15              |
| J26               | FLASH_WAIT                     | 56                | WAIT              | NA <sup>(1)</sup> | NA <sup>(1)</sup> |
| AF23              | FPGA_FWE_B                     | 14                | /WE               | G8                | /W                |
| AA24              | FPGA_FOE_B                     | 32                | /OE               | F8                | /G                |
| K8                | FPGA_CCLK                      | NA <sup>(1)</sup> | NA <sup>(1)</sup> | F1                | K                 |
| AC23              | PLATFLASH_L_B                  | NA <sup>(1)</sup> | NA <sup>(1)</sup> | H1                | /L                |
| Y24               | FPGA_FCS_B <sup>(2)</sup>      | NA <sup>(1)</sup> | NA <sup>(1)</sup> | NA <sup>(1)</sup> | NA <sup>(1)</sup> |
| NA <sup>(1)</sup> | PLATFLASH_FCS_B <sup>(3)</sup> | NA <sup>(1)</sup> | NA <sup>(1)</sup> | B4                | /E                |
| NA <sup>(1)</sup> | FLASH_CE_B <sup>(4)</sup>      | 30                | /OE               | NA <sup>(1)</sup> | NA <sup>(1)</sup> |

#### Notes:

- 1. Not Applicable
- 2. FPGA control flash memory select signal connected to pin U10.3
- 3. Platform Flash select signal connected to pin U10.6
- 4. BPI Flash select signal connected to pin U10.4



#### FPGA Design Considerations for the Configuration Flash

After FPGA configuration, the FPGA design can disable the configuration flash or access the configuration flash to read/write code or data.

When the FPGA design does not use the configuration flash, the FPGA design must drive the FPGA FCS\_B pin High in order to disable the configuration flash and put the flash into a quiescent, low-power state. Otherwise, the Platform Flash XL, in particular, can continue to drive its array data onto the data bus causing unnecessary switching noise and power consumption.

For FPGA designs that access the flash for reading/writing stored code or data, connect the FPGA design or EDK embedded memory controller (EMC) peripheral to the flash through the pins defined in Table 1-5, page 21.

The Platform Flash XL defaults to a synchronous read mode. Typically, the Platform Flash XL requires an initialization procedure to put the Platform Flash XL into the common, asynchronous read mode before accessing stored code or data. To put the Platform Flash XL into asynchronous read mode, apply the Set Configuration Register command sequence. See the *Platform Flash XL High-Density Configuration and Storage Device Data Sheet* for details on the Set Configuration Register command. [Ref 17]

#### References

See the Numonyx StrataFlash Embedded Memory Data Sheet. [Ref 24]

Visit the Xilinx <u>Platform Flash</u> product page and click the Resources tab for more information.

Also, see the *Platform Flash XL High-Density Configuration and Storage Device Data Sheet* [Ref 17] and the *Virtex-6 Configuration User Guide* [Ref 10].



#### System ACE CF and CompactFlash Connector

The Xilinx System ACE CompactFlash (CF) configuration controller allows a Type I or Type II CompactFlash card to program the FPGA through the JTAG port. Both hardware and software data can be downloaded through the JTAG port. The System ACE CF controller supports up to eight configuration images on a single CompactFlash card. The configuration address switches allow the user to choose which of the eight configuration images to use.

The CompactFlash (CF) card shipped with the board is correctly formatted to enable the System ACE CF controller to access the data stored in the card. The System ACE CF controller requires a FAT16 file system, with only one reserved sector permitted, and a sector-per-cluster size of more than one (UnitSize greater than 512). The FAT16 file system supports partitions of up to 2 GB. If multiple partitions are used, the System ACE CF directory structure must reside in the first partition on the CompactFlash, with the xilinx.sys file located in the root directory. The xilinx.sys file is used by the System ACE CF controller to define the project directory structure, which consists of one main folder containing eight sub-folders used to store the eight ACE files containing the configuration images. Only one ACE file should exist within each sub-folder. All folder names must be compliant to the DOS 8.3 short file name format. This means that the folder names can be up to eight characters long, and cannot contain the following reserved characters: < > " / \ |. This DOS 8.3 file name restriction does not apply to the actual ACE file names. Other folders and files may also coexist with the System ACE CF project within the FAT16 partition. However, the root directory must not contain more than a total of 16 folder and/or file entries, including deleted entries. When ejecting or unplugging the CompactFlash device, it is important to safely stop any read or write access to the CompactFlash device to avoid data corruption.

System ACE CF error and status LEDs indicate the operational state of the System ACE CF controller:

- A blinking red error LED indicates that no CompactFlash card is present.
- A solid red error LED indicates an error condition during configuration.
- A blinking green status LED indicates a configuration operation is ongoing.
- A solid green status LED indicates a successful download.

**Note:** Jumper J69 can be removed to disable the Red Error LED circuit. It is recommended that this jumper is installed during operations utilizing the CompactFlash card.

Every time a CompactFlash card is inserted into the System ACE CF socket, a configuration operation is initiated. Pressing the System ACE CF reset button re-programs the FPGA.

**Note:** System ACE CF configuration is enabled by way of DIP switch S1. See "18. Switches," page 53 for more details.

The System ACE CF MPU port is connected to the FPGA. This connection allows the FPGA to use the System ACE CF controller to reconfigure the system or access the CompactFlash card as a generic FAT file system.



Table 1-6 lists the System ACE CF connections.

Table 1-6: System ACE CF Connections

| III EDOA Din | Cabamatia Nat Nama              | U19 XCCA   | CETQ144I |
|--------------|---------------------------------|------------|----------|
| U1 FPGA Pin  | Schematic Net Name              | Pin Number | Pin Name |
| AM15         | SYSACE_D0                       | 66         | MPD00    |
| AJ17         | SYSACE_D1                       | 65         | MPD01    |
| AJ16         | SYSACE_D2                       | 63         | MPD02    |
| AP16         | SYSACE_D3                       | 62         | MPD03    |
| AG16         | SYSACE_D4                       | 61         | MPD04    |
| AH15         | SYSACE_D5                       | 60         | MPD05    |
| AF16         | SYSACE_D6                       | 59         | MPD06    |
| AN15         | SYSACE_D7                       | 58         | MPD07    |
| AC15         | SYSACE_MPA00                    | 70         | MPA00    |
| AP15         | SYSACE_MPA01                    | 69         | MPA01    |
| AG17         | SYSACE_MPA02                    | 68         | MPA02    |
| AH17         | SYSACE_MPA03                    | 67         | MPA03    |
| AG15         | SYSACE_MPA04                    | 45         | MPA04    |
| AF15         | SYSACE_MPA05                    | 44         | MPA05    |
| AK14         | SYSACE_MPA06                    | 43         | MPA06    |
| AJ15         | SYSACE_MPBRDY                   | 39         | MPBRDY   |
| AJ14         | SYSACE_MPCE                     | 42         | MPCE     |
| L9           | SYSACE_MPIRQ                    | 41         | MPIRQ    |
| AL15         | SYSACE_MPOE                     | 77         | MPOE     |
| AL14         | SYSACE_MPWE                     | 76         | MPWE     |
| AC8          | SYSACE_CFGTDI                   | 81         | CFGTDI   |
| AE8          | FPGA_TCK                        | 80         | CFGTCK   |
| AD8          | FPGA_TDI                        | 82         | CFGTDO   |
| AF8          | FPGA_TMS                        | 85         | CFGTMS   |
| AE16         | CLK_33MHZ_SYSACE <sup>(1)</sup> | 93         | CLK      |

#### Notes:

1. The System ACE CF clock is sourced from U28 32.000 MHz osc.

#### References

See the <u>System ACE CF product page</u> and the *System ACE CompactFlash Solution Data Sheet*. [Ref 18]



#### 6. USB JTAG

JTAG configuration is provided through onboard USB-to-JTAG configuration logic where a computer host accesses the ML605 JTAG chain through a Type-A (computer host side) to Type-Mini-B (ML605 side) USB cable.

The JTAG chain of the board is illustrated in Figure 1-4. JTAG configuration is allowable at any time under any mode pin setting. JTAG initiated configuration takes priority over the mode pin settings.



Figure 1-4: JTAG Chain Diagram

FMC bypass jumpers J17 and J18 must be connected between pins 1-2 (bypass) to enable JTAG access to the FPGA on the basic ML605 board (without FMC expansion modules installed), as shown in Figure 1-5 and Figure 1-6. When either or both VITA 57.1 FMC expansion connectors are populated with an expansion module that has a JTAG chain, the respective jumper(s) must be set to connect pins 2-3 in order to include the FMC expansion module's JTAG chain in the main ML605 JTAG chain.



Figure 1-5: VITA 57.1 FMC HPC (J64) JTAG Bypass Jumper J17



Figure 1-6: VITA 57.1 FMC LPC (J63) JTAG Bypass Jumper J18



The JTAG chain can be used to program the FPGA and access the FPGA for hardware and software debug.

The JTAG connector (USB Mini-B J22) allows a host computer to download bitstreams to the FPGA using the Xilinx iMPACT software tool. In addition, the JTAG connector allows debug tools such as the ChipScope™ Pro Analyzer tool or a software debugger to access the FPGA. The iMPACT software tool can also program the BPI flash via the USB J22 connection. iMPACT can download a temporary design to the FPGA through the JTAG. This provides a connection within the FPGA from the FPGA's JTAG port to the FPGA's BPI interface. Through the connection made by the temporary design in the FPGA, iMPACT can indirectly program the BPI flash or the Platform Flash XL from the JTAG USB J22 connector.

For an overview on configuring the FPGA, see "Configuration Options," page 73.

#### 7. Clock Generation

There are three FPGA fabric clock sources available on the ML605.

#### Oscillator (Differential)

The ML605 has one 2.5V LVDS differential 200 MHz oscillator (U11) soldered onto the board and wired to an FPGA global clock input.

- Crystal oscillator: Epson EG-2121CA-200.0000M-LHPA
- PPM frequency jitter: 50 ppm

For more details, see the Epson EG-2121CA data sheet. [Ref 25].

#### Oscillator Socket (Single-Ended, 2.5V)

One populated single-ended clock socket (X5) is provided for user applications. The option of 3.3V or 2.5V power may be selected via a 0 ohm resistor selection. The X5 socket is populated with a 66 MHz 2.5V single-ended MMD Components MBH2100H-66.000 MHz oscillator.

For more details, see the MMD Components MBH Series Data Sheet. [Ref 26]





UG534\_07\_092109

Figure 1-7: ML605 Oscillator Socket Pin 1 Location Identifiers





UG534\_08\_092109

Figure 1-8: ML605 Oscillator Pin 1 Location Identifiers

#### SMA Connectors (Differential)

A high-precision clock signal can be provided to the FPGA using differential clock signals through the onboard 50-ohm SMA connectors J58(P)/J55(N).



#### **GTX SMA Clock**

The ML605 includes a pair of SMA connectors for a GTX (MGT) Clock as described in Figure 1-9 and Table 1-7.



Figure 1-9: GTX SMA Clock

Table 1-7: GTX SMA Clock Connections

| U1 FPGA Pin | Schematic Net Name | SMA Pin |
|-------------|--------------------|---------|
| F5          | SMA_REFCLK_N       | J30.1   |
| F6          | SMA_REFCLK_P       | J31.1   |



#### 8. Multi-Gigabit Transceivers (GTX MGTs)

The ML605 provides access to 20 MGTs.

- Eight (8) of the MGTs are wired to the PCIe x8 Endpoint (P1) edge connector fingers
- Eight (8) of the MGTs are wired to the FMC HPC connector (J64)
- One (1) MGT is wired to SMA connectors (J26, J27)
- One (1) MGTs is wired to the FMC LPC connector (J63)
- One (1) MGT is wired to the SFP Module connector (P4)
- One (1) MGT is used for an SGMII connection to the Ethernet PHY (U80)



Figure 1-10: MGT Clocking

#### References

See the Virtex-6 FPGA GTX Transceivers User Guide. [Ref 12]



#### 9. PCI Express Endpoint Connectivity

The 8-lane PCIe edge connector performs data transfers at the rate of 2.5 GT/s for a Gen1 application and 5.0 GT/s for a Gen2 application. The Virtex FPGA GTX MGTs are used for the multi-gigabit per second serial interfaces.

The ML605 board trace impedance on all PCIe lanes supports both Gen1 and Gen2 applications. The ML605 supports up to Gen1 x8 and Gen2 x4 as shipped with a -1 speed grade for the LX240T device.

Figure 1-11, page 32 is a diagram of the PCIe MGT bank 114 and 115 clocking.

**Note:** PCIe edge connector signal nomenclature is from perspective of the system/motherboard.



Figure 1-11: PCIe MGT Banks 114 and 115 Clocking

PCIe lane width/size is selected via jumper J42 as shown in Figure 1-12. The default lane size selection is 1-lane (J42 pins 1 and 2 jumpered).



Figure 1-12: PCle Lane Size Select Jumper J42



Table 1-8 shows the PCIe connector (P1) that provides up to 8-lane access through the GTX transceivers to the Virtex-6 FPGA integrated Endpoint block for PCIe designs.

Table 1-8: PCle Edge Connector Connections

| U1 FPGA | Cohomotic Not Name | P1 PCle Edg | e Connector | Dogarintian                             | Package     |  |
|---------|--------------------|-------------|-------------|-----------------------------------------|-------------|--|
| Pin     | Schematic Net Name | Pin Number  | Pin Name    | Description                             | Placement   |  |
| F1      | PCIE_TXO_P         | A16         | PERp0       | Integrated Endpoint block               | CTVE1 VOV15 |  |
| F2      | PCIE_TXO_N         | A17         | PERn0       | transmit pair                           | GTXE1_X0Y15 |  |
| H1      | PCIE_TX1_P         | A21         | PERp1       | Integrated Endpoint block               | CTVE1 V0V14 |  |
| H2      | PCIE_TX1_N         | A22         | PERn1       | transmit pair                           | GTXE1_X0Y14 |  |
| K1      | PCIE_TX2_P         | A25         | PERp2       | Integrated Endpoint block               | CTVE1 V0V12 |  |
| K2      | PCIE_TX2_N         | A26         | PERn2       | transmit pair                           | GTXE1_X0Y13 |  |
| M1      | PCIE_TX3_P         | A29         | PERp3       | Integrated Endpoint block               | CTVE1 V0V11 |  |
| M2      | PCIE_TX3_N         | A30         | PERn3       | transmit pair                           | GTXE1_X0Y11 |  |
| P1      | PCIE_TX4_P         | A35         | PERp4       | Integrated Endpoint block               | CTVE1 V0V10 |  |
| P2      | PCIE_TX4_N         | A36         | PERn4       | transmit pair                           | GTXE1_X0Y10 |  |
| T1      | PCIE_TX5_P         | A39         | PERp5       | Integrated Endpoint block               | CTVE1 VOVO  |  |
| T2      | PCIE_TX5_N         | A40         | PERn5       | transmit pair                           | GTXE1_X0Y9  |  |
| V1      | PCIE_TX6_P         | A43         | PERp6       | Integrated Endpoint block transmit pair | CTVE1 VOVO  |  |
| V2      | PCIE_TX6_N         | A44         | PERn6       |                                         | GTXE1_X0Y8  |  |
| Y1      | PCIE_TX7_P         | A47         | PERp7       | Integrated Endpoint block               | CTVE1 VOV7  |  |
| Y2      | PCIE_TX7_N         | A48         | PERn7       | transmit pair                           | GTXE1_X0Y7  |  |
| Ј3      | PCIE_RXO_P         | B14         | PETp0       | Integrated Endpoint block               | GTXE1_X0Y15 |  |
| J4      | PCIE_RXO_N         | B15         | PETn0       | receive pair                            | GIAEI_A0113 |  |
| K5      | PCIE_RX1_P         | B19         | PETp1       | Integrated Endpoint block               | GTXE1_X0Y14 |  |
| K6      | PCIE_RX1_N         | B20         | PETn1       | receive pair                            | GIAEI_AUT14 |  |
| L3      | PCIE_RX2_P         | B23         | PETp2       | Integrated Endpoint block               | GTXE1_X0Y13 |  |
| L4      | PCIE_RX2_N         | B24         | PETn2       | receive pair                            | GIAEI_A0113 |  |
| N3      | PCIE_RX3_P         | B27         | РЕТр3       | Integrated Endpoint block               | CTVE1 V0V11 |  |
| N4      | PCIE_RX3_N         | B28         | PETn3       | receive pair                            | GTXE1_X0Y11 |  |
| R3      | PCIE_RX4_P         | B33         | PETp4       | Integrated Endpoint block               | CTVE1 V0V10 |  |
| R4      | PCIE_RX4_N         | B34         | PETn4       | receive pair                            | GTXE1_X0Y10 |  |
| U3      | PCIE_RX5_P         | B37         | PETp5       | Integrated Endpoint block               | GTXE1_X0Y9  |  |
| U4      | PCIE_RX5_N         | B38         | PETn5       | receive pair                            | GIAEI_XUY9  |  |
| W3      | PCIE_RX6_P         | B41         | РЕТр6       | Integrated Endpoint block               | CTVE1 VOVO  |  |
| W4      | PCIE_RX6_N         | B42         | PETn6       | receive pair                            | GTXE1_X0Y8  |  |



Table 1-8: PCle Edge Connector Connections (Cont'd)

| U1 FPGA   | Schematic Net Name | P1 PCle Edg | e Connector | - Description                                                       | Package    |
|-----------|--------------------|-------------|-------------|---------------------------------------------------------------------|------------|
| Pin       | Schematic Net Name | Pin Number  | Pin Name    | Description                                                         | Placement  |
| AA3       | PCIE_RX7_P         | B45         | РЕТр7       | Integrated Endpoint block                                           | GTXE1_X0Y7 |
| AA4       | PCIE_RX7_N         | B46         | PETn7       | receive pair                                                        | GIAEI_AUI7 |
| P6        | PCIE_100M_MGT0_P   | U14.16      | Q0          | Sourced from U14 ICS854104                                          | CTVE1 V0V6 |
| P5        | PCIE_100M_MGT0_N   | U14.15      | NQ0         | clock driver                                                        | GTXE1_X0Y6 |
| V6        | PCIE_250M_MGT1_P   | U9.18       | Q           | Sourced from U9 ICS874001                                           | GTXE1_X0Y4 |
| V5        | PCIE_250M_MGT1_N   | U9.17       | NQ          | clock multiplier/driver                                             | GIAEI_AUI4 |
| U14.6     | PCIE_CLK_QO_P      | A13         | REFCLK+     | Integrated Endpoint block                                           |            |
| U14.7     | PCIE_CLK_QO_N      | A14         | REFCLK-     | differential clock pair from PCIe edge connector                    |            |
| J42.2,4,6 | PCIE_PRSNT_B       | A1          | PRSNT#1     | J42 Lane Size Select jumper                                         |            |
| AD22      | PCIE_WAKE_B        | B11         | WAKE#       | Integrated Endpoint block wake signal, not connected on ML605 board |            |
| AE13      | PCIE_PERST_B       | A11         | PERST       | Integrated Endpoint block reset signal                              |            |

#### Notes:

- 1. PCIE\_TXn\_P/N pairs are capacitively coupled to FPGA
- 2. PCIE\_100M\_MGT0\_P/N pairs are capacitively coupled to FPGA
- 3. PCIE\_250M\_MGT1\_P/N pairs are capacitively coupled to FPGA
- 4. PCIE\_PERST\_B is level-shifted by U32
- 5. For ML605, access is through MGT Banks 114 and 115

The PCIe interface obtains its power from the DC power supply provided with the ML605 or through the 12V ATX power supply connector. The PCIe edge connector is not used for any power connections.

The board can be powered by one of two 12V sources; J60, a 6-pin (2x3) molex-type connector and J25, a 4-pin (inline) ATX disk drive type connector.

The 6-pin molex-type connector provides 60W (12V @ 5A) from the AC power adapter provided with the board while the 4-pin ATX disk drive connector is provided for users who want to power their board while it is installed inside a PC chassis.

For applications requiring additional power, such as the use of expansion cards drawing significant power, a larger AC adapter might be required. If a different AC adapter is used, its load regulation should be better than  $\pm 10\%$ .

ML605 power switch SW2 turns the board on and off by controlling the 12V supply to the board.

**Caution!** Never apply power to the power brick connector (J60) and the 4-pin ATX disk drive connector (J25) at the same time as this will result in damage to the board. See Figure 1-23, page 53. Never connect an auxiliary PCIe 6-pin molex power connector to J60 6-pin molex on the ML605 board as this could result in damage to the PCIe motherboard and/or ML605 board. The 6-pin molex connector is marked with a **no PCIe power** label to warn users of the potential hazard.



#### References

See the following websites for more Virtex-6 FPGA Integrated Endpoint Block for PCI Express information:

- http://www.xilinx.com/products/ipcenter/V6\_PCI\_Express\_Block.htm
- http://www.xilinx.com/support/documentation/ipbusinterfacei-o\_pciexpress\_v6pciexpressendpointblock.htm

In addition, see the PCI Express specifications for more information. [Ref 27]

#### 10. SFP Module Connector

The board contains a small form-factor pluggable (SFP) connector and cage assembly that accepts SFP modules. The SFP interface is connected to MGT Bank 116 on the FPGA. The SFP module serial ID interface is connected to the "SFP" IIC bus (see "15. IIC Bus," page 42 for more information). The control and status signals for the SFP module are connected to jumpers and test points as described in Table 1-9. The SFP module connections are shown in Table 1-10, page 36.

Table 1-9: SFP Module Control and Status

| SFP Control/Status<br>Signal | Board Connection                    |
|------------------------------|-------------------------------------|
|                              | Test Point J52                      |
| SFP_TX_FAULT                 | High = Fault                        |
|                              | Low = Normal Operation              |
|                              | Jumper J65                          |
| SFP_TX_DISABLE               | Off = SFP Disabled                  |
|                              | On = SFP Enabled                    |
|                              | Test Point J53                      |
| SFP_MOD_DETECT               | High = Module Not Present           |
|                              | Low = Module Present                |
|                              | Jumper J54                          |
| SFP_RT_SEL                   | Jumper Pins 1-2 = Full Bandwidth    |
|                              | Jumper Pins 2-3 = Reduced Bandwidth |
|                              | Test Point J51                      |
| SFP_LOS                      | High = Loss of Receiver Signal      |
|                              | Low = Normal Operation              |

Table 1-10: SFP Module Connections

| U1 FPGA Pin | Schematic Net Name            | P4 SFP Module Connector |            |  |
|-------------|-------------------------------|-------------------------|------------|--|
|             | Schematic Net Name            | Pin Number              | Pin Name   |  |
| E3          | SFP_RX_P                      | 13                      | RDP_13     |  |
| E4          | SFP_RX_N                      | 12                      | RDN_12     |  |
| C3          | SFP_TX_P                      | 18                      | TDP_18     |  |
| C4          | SFP_TX_N                      | 19                      | TDN_19     |  |
| V23         | SFP_LOS                       | 8                       | LOS        |  |
| AP12        | SFP_TX_DISABLE <sup>(1)</sup> | 3                       | TX_DISABLE |  |

#### Notes:

#### 11. 10/100/1000 Tri-Speed Ethernet PHY

The ML605 utilizes the onboard Marvell Alaska PHY device (88E1111) for Ethernet communications at 10, 100, or 1000 Mb/s. The board supports MII, GMII, RGMII, and SGMII interfaces from the FPGA to the PHY (Table 1-11). The PHY connection to a user-provided Ethernet cable is through a Halo HFJ11-1G01E RJ-45 connector with built-in magnetics.

Table 1-11: PHY Default Interface Mode

| Mode                            | Jumper Settings      |                      |           |  |
|---------------------------------|----------------------|----------------------|-----------|--|
| Iwode                           | J66                  | J67                  | J68       |  |
| GMII/MII to copper<br>(default) | Jumper over pins 1-2 | Jumper over pins 1-2 | No jumper |  |
| SGMII to copper,<br>no clock    | Jumper over pins 2-3 | Jumper over pins 2-3 | No jumper |  |
| RGMII                           | Jumper over pins 1-2 | No jumper            | Jumper on |  |

On power-up, or on reset, the PHY is configured to operate in GMII mode with PHY address <code>0b00111</code> using the settings shown in Table 1-12. These settings can be overwritten via software commands passed over the MDIO interface.

Table 1-12: Board Connections for PHY Configuration Pins

| Pin  | Connection on<br>Board |                    | Bit[1] Definition and Value | Bit[0]<br>Definition and Value |
|------|------------------------|--------------------|-----------------------------|--------------------------------|
| CFG0 | V <sub>CC</sub> 2.5V   | PHYADR[2] = 1      | PHYADR[1] = 1               | PHYADR[0] = 1                  |
| CFG1 | Ground                 | ENA_PAUSE = 0      | PHYADR[4] = 0               | PHYADR[3] = 0                  |
| CFG2 | V <sub>CC</sub> 2.5V   | ANEG[3] = 1        | ANEG[2] = 1                 | ANEG[1] = 1                    |
| CFG3 | V <sub>CC</sub> 2.5V   | ANEG[0] = 1        | ENA_XC = 1                  | DIS_125 = 1                    |
| CFG4 | V <sub>CC</sub> 2.5V   | $HWCFG\_MD[2] = 1$ | $HWCFG\_MD[1] = 1$          | $HWCFG\_MD[0] = 1$             |

<sup>1.</sup> The SFP TX Disable pin 3 is driven by transistor Q22, the base of which is driven by the FPGA signal SFP\_TX\_DISABLE\_FPGA.



Table 1-12: Board Connections for PHY Configuration Pins (Cont'd)

| Pin  | Connection on<br>Board |             | Bit[1]<br>Definition and Value | Bit[0]<br>Definition and Value |
|------|------------------------|-------------|--------------------------------|--------------------------------|
| CFG5 | V <sub>CC</sub> 2.5V   | DIS_FC = 1  | DIS_SLEEP = 1                  | $HWCFG\_MD[3] = 1$             |
| CFG6 | PHY_LED_RX             | SEL_BDT = 0 | INT_POL = 1                    | 75/50 OHM = 0                  |

### SGMII GTX Transceiver Clock Generation

An Integrated Circuit Systems ICS844021I chip generates a high-quality, low-jitter, 125-MHz LVDS clock from an inexpensive 25-MHz crystal oscillator. This clock is sent to the GTX driving the SGMII interface. Series AC coupling capacitors are also present to allow the clock input of the FPGA to set the common mode voltage.



Figure 1-13: Ethernet SGMII Clock - 125 MHz

Table 1-13 shows the connections and pin numbers for the PHY.

Table 1-13: Ethernet PHYConnections

| U1 FPGA Pin  | Schematic Net Name | U80 M8     | 8E1111   |
|--------------|--------------------|------------|----------|
| OT FPGA PIII | Schematic Net Name | Pin Number | Pin Name |
| AN14         | PHY_MDIO           | 33         | MDIO     |
| AP14         | PHY_MDC            | 35         | MDC      |
| AH14         | PHY_INT            | 32         | INT_B    |
| AH13         | PHY_RESET          | 36         | RESET_B  |
| AL13         | PHY_CRS            | 115        | CRS      |
| AK13         | PHY_COL            | 114        | COL      |
| AP11         | PHY_RXCLK          | 7          | RXCLK    |
| AG12         | PHY_RXER           | 8          | RXER     |
| AM13         | PHY_RXCTL_RXDV     | 4          | RXDV     |
| AN13         | PHY_RXD0           | 3          | RXD0     |
| AF14         | PHY_RXD1           | 128        | RXD1     |
| AE14         | PHY_RXD2           | 126        | RXD2     |
| AN12         | PHY_RXD3           | 125        | RXD3     |



Table 1-13: Ethernet PHYConnections (Cont'd)

| III EDOA Din | Schematic Net Name | U80 M8     | 8E1111   |
|--------------|--------------------|------------|----------|
| U1 FPGA Pin  |                    | Pin Number | Pin Name |
| AM12         | PHY_RXD4           | 124        | RXD4     |
| AD11         | PHY_RXD5           | 123        | RXD5     |
| AC12         | PHY_RXD6           | 121        | RXD6     |
| AC13         | PHY_RXD7           | 120        | RXD7     |
| AH12         | PHY_TXC_GTXCLK     | 14         | GTXCLK   |
| AD12         | PHY_TXCLK          | 10         | TXCLK    |
| AH10         | PHY_TXER           | 13         | TXER     |
| AJ10         | PHY_TXCTL_TXEN     | 16         | TXEN     |
| AM11         | PHY_TXD0           | 18         | TXD0     |
| AL11         | PHY_TXD1           | 19         | TXD1     |
| AG10         | PHY_TXD2           | 20         | TXD2     |
| AG11         | PHY_TXD3           | 24         | TXD3     |
| AL10         | PHY_TXD4           | 25         | TXD4     |
| AM10         | PHY_TXD5           | 26         | TXD5     |
| AE11         | PHY_TXD6           | 28         | TXD6     |
| AF11         | PHY_TXD7           | 29         | TXD7     |
| A3           | SGMII_TX_P         | 113        | SIN_P    |
| A4           | SGMII_TX_N         | 112        | SIN_N    |
| В5           | SGMII_RX_P         | 107        | SOUT_P   |
| В6           | SGMII_RX_N         | 105        | SOUT_N   |

### References

See the Marvell *Alaska Gigabit Ethernet Transceivers* product page for more information. [Ref 28]

Also, see the *LogiCORE™ IP Tri-Mode Ethernet MAC User Guide*. [Ref 19]



# 12. USB-to-UART Bridge

The ML605 contains a Silicon Labs CP2103GM USB-to-UART bridge device (U34) which allows connection to a host computer with a USB cable. The USB cable is supplied in this evaluation kit (Type A end to host computer, Type Mini-B end to ML605 connector J21). Table 1-14 details the ML605 J21 pinout.

Xilinx UART IP is expected to be implemented in the FPGA fabric (for instance, Xilinx XPS UART Lite. The FPGA supports the USB-to-UART bridge using four signal pins: Transmit (TX), Receive (RX), Request to Send (RTS), and Clear to Send (CTS).

Silicon Labs provides royalty-free Virtual COM Port (VCP) drivers which permit the CP2103GM USB-to-UART bridge to appear as a COM port to host computer communications application software (for example, HyperTerm or TeraTerm). The VCP device driver must be installed on the host PC prior to establishing communications with the ML605. Refer to the evaluation kit *Getting Started Guide* for driver installation instructions.

Table 1-14: USB Type B Pin Assignments and Signal Definitions

| USB Connector<br>Pin | Signal Name | Description                                     |
|----------------------|-------------|-------------------------------------------------|
| 1                    | VBUS        | +5V from host system (not used)                 |
| 2                    | USB_DATA_N  | Bidirectional differential serial data (N-side) |
| 3                    | USB_DATA_P  | Bidirectional differential serial data (P-side) |
| 4                    | GROUND      | Signal ground                                   |

Table 1-15: USB-to-UART Connections

| U1 FPGA Pin | UART function in FPGA | Schematic Net<br>Name | U34 CP2103GM<br>Pin | UART Function in CP2103GM |
|-------------|-----------------------|-----------------------|---------------------|---------------------------|
| T24         | RTS, output           | USB_1_CTS             | 22                  | CTS, input                |
| T23         | CTS, input            | USB_1_RTS             | 23                  | RTS, output               |
| J25         | TX, data out          | USB_1_RX              | 24                  | RXD, data in              |
| J24         | RX, data in           | USB_1_TX              | 25                  | TXD, data out             |

#### References

Refer to the <u>Silicon Labs</u> website for technical information on the CP2103GM and the VCP drivers.

In addition, see some of the Xilinx UART IP specifications at:

- http://www.xilinx.com/support/documentation/ip\_documentation/xps\_uartlite.pdf
- http://www.xilinx.com/support/documentation/ip\_documentation/xps\_uart16550.pdf



## 13. USB Controller

The ML605 provides USB support via a Cypress CY7C67300 EZ-Host<sup>TM</sup> Programmable Embedded USB Host and Peripheral Controller (U81). The host port is a USB Type-A connector (J5). A USB keyboard (without an internal USB hub) will be able to connect to this USB Host port to demonstrate functionality. The peripheral port is a USB Type Mini-B (J20).

Table 1-16: USB Controller Connections

| U1 FPGA |                    | U81 USB Controller |                          |  |
|---------|--------------------|--------------------|--------------------------|--|
| Pin     | Schematic Net Name | Pin<br>Number      | Pin Name                 |  |
| Y32     | USB_A0_LS          | 52                 | GPIO19_A0_CS0_52         |  |
| W26     | USB_A1_LS          | 50                 | 50_GPIO20_A1_CS1         |  |
| W27     | USB_CS_B_LS        | 49                 | 49_GPIO21_CS_N           |  |
| R33     | USB_D0_LS          | 94                 | GPIO0_D0_94              |  |
| R34     | USB_D1_LS          | 93                 | GPIO1_D1_93              |  |
| T30     | USB_D2_LS          | 92                 | GPIO2_D2_92              |  |
| T31     | USB_D3_LS          | 91                 | GPIO3_D3_91              |  |
| T29     | USB_D4_LS          | 90                 | GPIO4_D4_90              |  |
| V28     | USB_D5_LS          | 89                 | GPIO5_D5_89              |  |
| V27     | USB_D6_LS          | 87                 | GPIO6_D6_87              |  |
| U25     | USB_D7_LS          | 86                 | GPIO7_D7_86              |  |
| Y28     | USB_D8_LS          | 66                 | GPIO8_D8_MISO_66         |  |
| W32     | USB_D9_LS          | 65                 | GPIO9_D9_nSSI_65         |  |
| W31     | USB_D10_LS         | 61                 | GPIO10_D10_SCK_61        |  |
| Y29     | USB_D11_LS         | 60                 | GPIO11_D11_MOSI_60       |  |
| W29     | USB_D12_LS         | 59                 | GPIO12_D12_59            |  |
| Y34     | USB_D13_LS         | 58                 | GPIO13_D13_58            |  |
| Y33     | USB_D14_LS         | 57                 | GPIO14_D14_57            |  |
| Y31     | USB_D15_LS         | 56                 | GPIO15_D15_SSI_N_56      |  |
| Y27     | USB_INT_LS         | 46                 | 46_GPIO24_INT_IORDY_IRQ0 |  |
| W25     | USB_RD_B_LS        | 47                 | 47_GPIO23_RD_N_IOR       |  |
| T25     | USB_RESET_B_LS     | 85                 | RESET_N_85               |  |
| V25     | USB_WR_B_LS        | 48                 | 48_GPIO22_WR_N_IOW       |  |

#### References

See the Cypress CY7C67300 Data Sheet for more information. [Ref 29]

In addition, see the *USB Specifications* for more information. [Ref 30]

The FPGA requires implementation of a peripheral controller in order to communicate with the Cypress USB device. See the *XPS External Peripheral Controller (EPC) v1.02a Data Sheet* for more information. [Ref 20]



## 14. DVI Codec

The ML605 features a DVI connector (P3) to support an external video monitor. The DVI circuitry utilizes a Chrontel CH7301C (U38) capable of 1600 X 1200 resolution with 24-bit color. The video interface chip drives both the digital and analog signals to the DVI connector. A DVI monitor can be connected to the board directly. A VGA monitor can also be connected to the board using the supplied DVI-to-VGA adaptor. The Chrontel CH7301C is controlled by way of the video IIC bus.

The DVI connector (Table 1-17) supports the IIC protocol to allow the board to read the monitor's configuration parameters. These parameters can be read by the FPGA using the DVI IIC bus (see "15. IIC Bus," page 42).

Table 1-17: DVI Controller Connections

| II1 EDGA Din | Schematic Net Name | U38 Chrontel CH7301C |          |  |
|--------------|--------------------|----------------------|----------|--|
| OT FPGA PIII | Schematic Net Name | Pin Number           | Pin Name |  |
| AJ19         | DVI_D0             | 63                   | D0       |  |
| AH19         | DVI_D1             | 62                   | D1       |  |
| AM17         | DVI_D2             | 61                   | D2       |  |
| AM16         | DVI_D3             | 60                   | D3       |  |
| AD17         | DVI_D4             | 59                   | D4       |  |
| AE17         | DVI_D5             | 58                   | D5       |  |
| AK18         | DVI_D6             | 55                   | D6       |  |
| AK17         | DVI_D7             | 54                   | D7       |  |
| AE18         | DVI_D8             | 53                   | D8       |  |
| AF18         | DVI_D9             | 52                   | D9       |  |
| AL16         | DVI_D10            | 51                   | D10      |  |
| AK16         | DVI_D11            | 50                   | D11      |  |
| AD16         | DVI_DE             | 2                    | DE       |  |
| AN17         | DVI_H              | 4                    | Н        |  |
| AP17         | DVI_RESET_B_LS     | 13                   | RESET_B  |  |
| AD15         | DVI_V              | 5                    | V        |  |
| AC17         | DVI_XCLK_N         | 56                   | XCLK_N   |  |
| AC18         | DVI_XCLK_P         | 57                   | XCLK_P   |  |
| No Connect   | DVI_GPIO0          | 8                    | GPIO0    |  |
| No Connect   | DVI_GPIO1          | 7                    | GPIO1    |  |



## 15. IIC Bus

The ML605 implements four IIC bus interfaces at the FPGA.

The "MAIN" IIC bus hosts four items:

- FPGA U1 Bank 34 "MAIN" IIC interface
- 8Kb NV Memory U6
- FMC HPC connector J64
- DDR3 SODIMM Socket J1

The "DVI" IIC bus hosts two items:

- FPGA U1 Bank 34 "DVI" IIC interface
- DVI codec U38 and DVI connector J63

The "LPC" IIC bus hosts two items:

- FPGA U1 Bank 33 "LPC" IIC interface
- FMC LPC connector J63

The "SFP" IIC bus hosts two items:

- FPGA U1 Bank 13 "SFP" IIC interface
- SFP module connector P4

The ML605 IIC bus topology is shown in Figure 1-14.





Figure 1-14: IIC Bus Topology



## 8 Kb NV Memory

The ML605 hosts an 8 Kb ST Microelectronics M24C08-WDW6TP IIC parameter storage memory device (U6). The IIC address of U7 is 0b1010100, and U6 is not write protected (WP pin 7 is tied to GND).

The IIC memory is shown in Figure 1-15.



Figure 1-15: IIC Memory U6

Table 1-18: IIC Memory Connections

| FPGA U1 Pin    | Schematic Net Name          | IIC Memory U6 |          |  |
|----------------|-----------------------------|---------------|----------|--|
| PPGA OT PIII   | Schematic Net Name          | Pin Number    | Pin Name |  |
| Not Applicable | Tied to GND                 | 1             | A0       |  |
| Not Applicable | Tied to GND                 | 2             | A1       |  |
| Not Applicable | Pulled up (0 ohm) to VCC3V3 | 3             | A2       |  |
| N10            | IIC_SDA_MAIN                | 5             | SDA      |  |
| P11            | IIC_SCL_MAIN                | 6             | SCL      |  |
| Not Applicable | Tied to GND                 | 7             | WP       |  |

#### References

See the ST Micro M24C08 Data Sheet for more information. [Ref 31]

In addition, see the Xilinx XPS IIC Bus Interface (v2.00a) Data Sheet. [Ref 21]



# 16. Status LEDs

Table 1-19 defines the status LEDs.

Table 1-19: Status LEDs

| Designator | Signal Name                      | Color | Label                       | Description                                |
|------------|----------------------------------|-------|-----------------------------|--------------------------------------------|
| DS1        | SYSACE_STAT_LED                  | GREEN | System ACE CF<br>Status LED | System ACE CF Status                       |
| DS2        | TI_PWRGOOD and<br>MGT_TI_PWRGOOD | GREEN | POWER GOOD                  | Both UCD9240 controllers report power good |
| DS13       | FPGA_DONE                        | GREEN | DONE                        | FPGA configured successfully               |
| DS23       | LED_GRN                          | GREEN | STATUS                      | USB JTAG Connection Status                 |
|            | LED_RED                          | RED   |                             | (Dual LED)                                 |
| DS25       | 12V                              | GREEN | 12V                         | 12V Power On                               |
| DS27       | MGT_AVCC                         | GREEN | AVCC GD                     | MGT AVCC Power On                          |
| DS28       | MGT_AVTT                         | GREEN | MGT_AVTT                    | MGT AVTT Power On                          |
| DS29       | DDR3_VTTDDR_PWRGOOD              | GREEN | DDR3 PWR GD                 | DDR3 VTTDDR Power Good                     |
| DS30       | SYSACE_ERR_LED                   | RED   | System ACE CF<br>Error LED  | System ACE CF Error                        |
| DS31       | FPGA_INIT_B                      | RED   | INIT                        | FPGA Initialization in progress            |
| DS32       | DVI_GPIO1_FMC_C2M_PG             | GREEN | FMC PWR GD                  | FMC Power Good                             |



### Ethernet PHY Status LEDs

The Ethernet PHY status LEDs are mounted to be visible when the ML605 board is installed into a PC motherboard. They are mounted in right-angle, plastic housings and can be seen on the connector end of the board. This cluster of six LEDs is installed adjacent to the RJ45 Ethernet jack P2.



Figure 1-16: Ethernet PHY Status LEDs



### FPGA INIT and DONE LEDs

The typical Xilinx FPGA power up and configuration status LEDs are present on the ML605.

The red INIT LED DS31 comes on momentarily after the FPGA powers up and during its internal power-on process. The DONE LED DS13 comes on after the FPGA programming bitstream has been downloaded and the FPGA successfully configured.



Figure 1-17: FPGA INIT and DONE LEDs

Table 1-20: FPGA INIT and DONE LED Connections

| FPGA U1 Pin | Schematic Net Name | Controlled LED   |
|-------------|--------------------|------------------|
| P8          | FPGA_INIT_B        | DS31 INIT, Red   |
| R8          | FPGA_DONE          | DS13 DONE, Green |

## 17. User I/O

The ML605 provides the following user and general purpose I/O capabilities:

- User LEDs (8) with parallel wired GPIO male pin header
- User Pushbutton (5) switches with associated direction LEDs
- CPU Reset pushbutton switch
- User DIP switch (8-pole)
- User SMA GPIO
- LCD Display (16 char x 2 lines)



## **User LEDs**

The ML605 provides two groups of active-High LEDs as described in Figure 1-18 and Table 1-21.



Figure 1-18: User LEDs and GPIO Connector, Directional LEDs

*Note:* See "User Pushbutton Switches," page 49 for more details about the LEDs.



| FPGA U1 Pin | Schematic Net Name | GPIO J62 Pin | Controlled LED |
|-------------|--------------------|--------------|----------------|
| AC22        | GPIO_LED_0         | 1            | DS12           |
| AC24        | GPIO_LED_1         | 2            | DS11           |
| AE22        | GPIO_LED_2         | 3            | DS9            |
| AE23        | GPIO_LED_3         | 4            | DS10           |
| AB23        | GPIO_LED_4         | 5            | DS15           |
| AG23        | GPIO_LED_5         | 6            | DS14           |
| AE24        | GPIO_LED_6         | 7            | DS22           |
| AD24        | GPIO_LED_7         | 8            | DS21           |
| AP24        | GPIO_LED_C         | _            | DS16           |
| AD21        | GPIO_LED_W         | _            | DS17           |
| AE21        | GPIO_LED_E         | _            | DS19           |
| AH28        | GPIO_LED_S         | -            | DS18           |
| AH27        | GPIO_LED_N         | -            | DS20           |

Table 1-21: User LED Connections

### **User Pushbutton Switches**

The ML605 provides six active-High pushbutton switches:

- SW5, SW6, SW7, SW8 and SW9, arranged in a diamond configuration to depict "directional" headings North, South, East, West and Center respectively
- SW10 CPU Reset pushbutton

The six pushbuttons all have the same active-High topology as the sample shown in Figure 1-19. The five *directional* pushbuttons are assigned as GPIO and the sixth is assigned as CPU\_RESET. Figure 1-19 and Table 1-22, page 50 describe the pushbutton switches.



Figure 1-19: User Pushbutton Switch (Typical)



| Table 1-22. | User Pushbutton | Switch Connections |
|-------------|-----------------|--------------------|
|             |                 |                    |

| U1 FPGA Pin | Schematic Net Name | Pushbutton<br>Switch Pin |
|-------------|--------------------|--------------------------|
| A19         | GPIO_SW_N          | SW5.2                    |
| A18         | GPIO_SW_S          | SW6.2                    |
| G17         | GPIO_SW_E          | SW7.2                    |
| H17         | GPIO_SW_W          | SW8.2                    |
| G26         | GPIO_SW_C          | SW9.2                    |
| H10         | CPU_RESET          | SW10.2                   |

## User DIP Switch

The ML605 includes an active-High eight pole DIP switch as described in Figure 1-20 and Table 1-23.



Figure 1-20: User 8-pole DIP Switch

Table 1-23: User DIP Switch Connections

| U1 FPGA Pin | Schematic Net Name | DIP Switch Pin |
|-------------|--------------------|----------------|
| D22         | GPIO_DIP_SW1       | SW1.1          |
| C22         | GPIO_DIP_SW2       | SW1.2          |
| L21         | GPIO_DIP_SW3       | SW1.3          |
| L20         | GPIO_DIP_SW4       | SW1.4          |
| C18         | GPIO_DIP_SW5       | SW1.5          |
| B18         | GPIO_DIP_SW6       | SW1.6          |
| K22         | GPIO_DIP_SW7       | SW1.7          |
| K21         | GPIO_DIP_SW8       | SW1.8          |



## **User SMA GPIO**

The ML605 includes an pair of SMA connectors for GPIO as described in Figure 1-21 and Table 1-24.



Figure 1-21: User SMA GPIO

Table 1-24: User SMA Connections

| U1 FPGA Pin | Schematic Net Name | SMA Pin |
|-------------|--------------------|---------|
| W34         | USER_SMA_GPIO_N    | J56.1   |
| V34         | USER_SMA_GPIO_P    | J57.1   |



## LCD Display (16 Character x 2 Lines)

The ML605 board has a 16-character x 2-line LCD (Display Tech S162D BA BC, installed onto J41 2x7 header) on the board to display text information. Potentiometer R270 adjusts the contrast of the LCD. A ST2378E (U33) 2.5V-to-5V level-shifter is used to shift the voltage level between the FPGA and the LCD. The data interface to the LCD is connected to the FPGA to support 4-bit mode only. The LCD module has a connector that allows the LCD to be removed from the board to access to the components below it.

Caution! Care should be taken not to scratch or damage the surface of the LCD window.



Figure 1-22: LCD Header J41 and Contrast Trimpot R270

| U1 FPGA Pin | Schematic Net Name | J41 Pin |
|-------------|--------------------|---------|
| AD14        | LCD_DB4_LS         | 4       |
| AK11        | LCD_DB5_LS         | 3       |
| AJ11        | LCD_DB6_LS         | 2       |
| AE12        | LCD_DB7_LS         | 1       |
| AC14        | LCD_RW_LS          | 10      |
| T28         | LCD_RS_LS          | 11      |
| AK12        | LCD_E_LS           | 9       |

Table 1-25: LCD Header Connections



## 18. Switches

The ML605 Evaluation board includes the following switches:

- Power On/Off Slide Switch SW2
- FPGA\_PROG\_B SW4 (active-Low)
- SYSACE\_RESET\_B SW3 (active-Low)
- System ACE CF CompactFlash Image Select DIP Switch S1 (active-High)
- MODE, Boot EEPROM Select and CCLK Osc Enable DIP switch S2 (active-High)

#### Power On/Off Slide Switch SW2

SW2 is the ML605 board main power on/off switch. Sliding the switch actuator from the off to on position applies 12V power from either J60 (6-pin Mini-Fit) or J25 (4-pin ATX) power connector to the VCC12\_P power plane via the  $1 \text{m}\Omega$  1% 3W series current sense resistor R346. See "22. System Monitor," page 68 for further details on 12V input current sensing. Green LED DS25 will illuminate when the ML605 board power is on. See section "21. Power Management," page 65 for details on the onboard power system.



Figure 1-23: Power On/Off Slide Switch SW2



## FPGA\_PROG\_B Pushbutton SW4 (Active-Low)

This switch grounds the FPGA's PROG\_B pin when pressed. This action clears the FPGA. See the *Virtex-6 FPGA Data Sheet* for more information on clearing the contents of the FPGA. [Ref 4]



Figure 1-24: FPGA PROG\_B Pushbutton SW4

### SYSACE\_RESET\_B Pushbutton SW3 (Active-Low)

When the System ACE CF configuration mode pin is high (enabled by closing DIP switch S1 switch 4), the System ACE CF controller configures the FPGA from the CompactFlash card when a card is inserted or the SYSACE RESET button is pressed. See "5. System ACE CF and CompactFlash Connector," page 24 for more details.



Figure 1-25: System ACE CF RESET\_B Pushbutton SW3



## System ACE CF CompactFlash Image Select DIP Switch S1

System ACE CF CompactFlash (CF) image select DIP switch S1, switches 1–3, select which CF resident bitstream image is downloaded to the FPGA (Figure 1-26). S1 switches 1–3 offer eight binary addresses. When ON (High), the S1 switch 4 enables the System ACE CF controller to configure the FPGA from the CF card when a card is inserted or when the SYSACE RESET button is pressed. See "5. System ACE CF and CompactFlash Connector," page 24 for more details about the System ACE controller.



Figure 1-26: System ACE CF CompactFlash Image Select DIP Switch S1

**Note:** S1 switch 4 is the System ACE controller enable switch. When ON, this switch allows the System ACE to boot at power-on if it finds a CF card present. In order to boot from BPI Flash U4 or Xilinx Platform Flash (U27) without System ACE contention, S1 switch 4 must be OFF.



## Mode, Osc Enable, Boot EEPROM Select, and Addr Select DIP Switch S2

DIP switch S2 is a multi-purpose selector switch (Figure 1-27 and Table 1-27, page 57).

FPGA Mode: S2 switches 3, 4, and 5 control the FPGA mode (Table 1-26).

**Oscillator Enable:** S2 switch 1, CCLK\_EXTERNAL, controls the enable pin of the 47 MHz oscillator SiT8102 (X4). When switch 1 is closed (CCLK\_EXTERNAL High), X4 drives a 47 MHz clock onto the FPGA\_CCLK signal.

**Boot EEPROM Select:** S2 switch 2 is used to select the between the Xilinx Platform Flash or the Numonyx Linear BPI Flash for the FPGA boot memory device.

**Upper or Lower Address Select:** S2 switch 6 is used to select the upper or lower half of flash memory U4 as the source of the FPGA bitstream image. When FLASH\_A23 is High, the upper half of the address is selected. When FLASH\_A23 is Low, the lower half of the address is selected.



Figure 1-27: Multi-Purpose Select DIP Switch S2

Table 1-26 shows the FPGA configuration modes controlled by S2 switches 3, 4, and 5.

Table 1-26: ML605 Configuration Modes

| Configuration Mode | M[2:0] | Bus Width | CCLK        |
|--------------------|--------|-----------|-------------|
| Master BPI-Up      | 010    | 8, 16     | Output      |
| JTAG               | 101    | 1         | Input (TCK) |
| Slave SelectMAP    | 110    | 8, 16, 32 | Input       |



Switch **Configuration Mode/Method JTAG** Slave SelectMAP Master BPI Switch **Net Name** System ACE CF Platform Flash XL P30 Linear Flash S2.1 Off CCLK\_EXTERNAL Off On  $On^{(1)}$ S2.2 Off P30\_CS\_SEL On S2.3 Off Off On FPGA\_M0 S2.4 Off On On FPGA\_M1 S2.5 FPGA\_M2 On Off On S2.6 Off Don't Care  $Off^{(2)}$ FLASH\_A23

Table 1-27: Switch S2 Configuration Details

#### Notes:

- 1. In JTAG mode, S2.2 is shown as ON for FPGA access to the P30 Linear Flash. Alternatively, set S2.2 to OFF for FPGA access to the Platform Flash XL.
- 2. In Master BPI mode, S2.6 is shown as OFF for selecting initial configuration from BPI address 0x000000. Alternatively, set S2.6 to ON to select initial configuration from BPI address 0x800000.

See "3. 128 Mb Platform Flash XL," page 20 and "4. 32 MB Linear BPI Flash," page 20 for details.

## 19. VITA 57.1 FMC HPC Connector

The ML605 implements both the High Pin Count (HPC, J64) and Low Pin Count (LPC, J63) connector options of VITA 57.1.1 FMC specification. This section discusses the FMC HPC J64 connector.

The FMC standard calls for two connector densities: a High Pin Count (HPC) and a Low Pin Count (LPC) implementation. A common 10 x 40 position (400 pin locations) connector form factor is used for both versions. The HPC version is fully populated with 400 pins present, and the LPC version is partially populated with 160 pins.

The 10 x 40 rows of a FMC HPC connector provides connectivity for:

- 160 single-ended or 80 differential user-defined signals
- 10 MGTs
- 2 MGT clocks
- 4 differential clocks
- 159 ground, 15 power connections

Of the above signal and clock connectivity capability, the ML605 implements the following subset:

- 78 differential user defined pairs:
  - 34 LA pairs
  - ♦ 24 HA pairs
  - ♦ 20 HB pairs
- 8 MGTs
- 2 MGT clocks
- 4 differential clocks



**Note:** The ML605 board VADJ voltage for the FMC HPC and LPC connectors (J64 and J63) is fixed at 2.5V (non-adjustable). The 2.5V rail cannot be turned off. The ML605 VITA 57.1 FMC interfaces are compatible with 2.5V mezzanine cards capable of supporting 2.5V VADJ.

Table 1-28 shows the VITA 57.1 FMC HPC connections. The connector pinout is in Appendix B, "VITA 57.1 FMC LPC (J63) and HPC (J64) Connector Pinout."

Any signal named FMC\_HPC\_xxxx that is wired between a U1 FPGA pin and some other device does not appear in this table.

Table 1-28: VITA 57.1 FMC HPC Connections

| J64 FMC<br>HPC Pin | Schematic Net Name | U1 FPGA<br>Pin | J64 FMC<br>HPC Pin | Schematic Net Name    | U1 FPGA<br>Pin |
|--------------------|--------------------|----------------|--------------------|-----------------------|----------------|
| A2                 | FMC_HPC_DP1_M2C_P  | AE3            | B12                | FMC_HPC_DP7_M2C_P     | AP5            |
| A3                 | FMC_HPC_DP1_M2C_N  | AE4            | B13                | FMC_HPC_DP7_M2C_N     | AP6            |
| A6                 | FMC_HPC_DP2_M2C_P  | AF5            | B16                | FMC_HPC_DP6_M2C_P     | AM5            |
| A7                 | FMC_HPC_DP2_M2C_N  | AF6            | B17                | FMC_HPC_DP6_M2C_N     | AM6            |
| A10                | FMC_HPC_DP3_M2C_P  | AG3            | B20                | FMC_HPC_GBTCLK1_M2C_P | AK6            |
| A11                | FMC_HPC_DP3_M2C_N  | AG4            | B21                | FMC_HPC_GBTCLK1_M2C_N | AK5            |
| A14                | FMC_HPC_DP4_M2C_P  | AJ3            | B32                | FMC_HPC_DP7_C2M_P     | AP1            |
| A15                | FMC_HPC_DP4_M2C_N  | AJ4            | B33                | FMC_HPC_DP7_C2M_N     | AP2            |
| A18                | FMC_HPC_DP5_M2C_P  | AL3            | B36                | FMC_HPC_DP6_C2M_P     | AN3            |
| A19                | FMC_HPC_DP5_M2C_N  | AL4            | B37                | FMC_HPC_DP6_C2M_N     | AN4            |
| A22                | FMC_HPC_DP1_C2M_P  | AD1            |                    |                       |                |
| A23                | FMC_HPC_DP1_C2M_N  | AD2            |                    |                       |                |
| A26                | FMC_HPC_DP2_C2M_P  | AF1            |                    |                       |                |
| A27                | FMC_HPC_DP2_C2M_N  | AF2            |                    |                       |                |
| A30                | FMC_HPC_DP3_C2M_P  | AH1            |                    |                       |                |
| A31                | FMC_HPC_DP3_C2M_N  | AH2            |                    |                       |                |
| A34                | FMC_HPC_DP4_C2M_P  | AK1            |                    |                       |                |
| A35                | FMC_HPC_DP4_C2M_N  | AK2            |                    |                       |                |
| A38                | FMC_HPC_DP5_C2M_P  | AM1            |                    |                       |                |
| A39                | FMC_HPC_DP5_C2M_N  | AM2            |                    |                       |                |
|                    |                    |                |                    |                       |                |
| C2                 | FMC_HPC_DP0_C2M_P  | AB1            | D4                 | FMC_HPC_GBTCLK0_M2C_P | AD6            |
| C3                 | FMC_HPC_DP0_C2M_N  | AB2            | D5                 | FMC_HPC_GBTCLK0_M2C_N | AD5            |
| C6                 | FMC_HPC_DP0_M2C_P  | AC3            | D8                 | FMC_HPC_LA01_CC_P     | AK19           |
| C7                 | FMC_HPC_DP0_M2C_N  | AC4            | D9                 | FMC_HPC_LA01_CC_N     | AL19           |
| C10                | FMC_HPC_LA06_P     | AG20           | D11                | FMC_HPC_LA05_P        | AG22           |
| C11                | FMC_HPC_LA06_N     | AG21           | D12                | FMC_HPC_LA05_N        | AH22           |



Table 1-28: VITA 57.1 FMC HPC Connections (Cont'd)

| J64 FMC<br>HPC Pin | Schematic Net Name             | U1 FPGA<br>Pin | J64 FMC<br>HPC Pin | Schematic Net Name               | U1 FPGA<br>Pin |
|--------------------|--------------------------------|----------------|--------------------|----------------------------------|----------------|
| C14                | FMC_HPC_LA10_P                 | AM20           | D14                | FMC_HPC_LA09_P                   | AM18           |
| C15                | FMC_HPC_LA10_N                 | AL20           | D15                | FMC_HPC_LA09_N                   | AL18           |
| C18                | FMC_HPC_LA14_P                 | AN19           | D17                | FMC_HPC_LA13_P                   | AP19           |
| C19                | FMC_HPC_LA14_N                 | AN20           | D18                | FMC_HPC_LA13_N                   | AN18           |
| C22                | FMC_HPC_LA18_CC_P              | AH25           | D20                | FMC_HPC_LA17_CC_P                | AN27           |
| C23                | FMC_HPC_LA18_CC_N              | AJ25           | D21                | FMC_HPC_LA17_CC_N                | AM27           |
| C26                | FMC_HPC_LA27_P                 | AP30           | D23                | FMC_HPC_LA23_P                   | AL26           |
| C27                | FMC_HPC_LA27_N                 | AP31           | D24                | FMC_HPC_LA23_N                   | AM26           |
| C30                | IIC_SCL_MAIN_LS(1)             | AK9            | D26                | FMC_HPC_LA26_P                   | AM25           |
| C31                | IIC_SDA_MAIN_LS <sup>(1)</sup> | AE9            | D27                | FMC_HPC_LA26_N                   | AL25           |
|                    |                                |                | D29                | FMC_HPC_TCK_BUF <sup>(2)</sup>   | U88.15         |
|                    |                                |                | D30                | FMC_TDI_BUF <sup>(2)</sup>       | J17.1          |
|                    |                                |                | D31                | FMC_HPC_TDO <sup>(2)</sup>       | J17.3          |
|                    |                                |                | D33                | FMC_TMS_BUF <sup>(2)</sup>       | U88.17         |
|                    |                                |                |                    |                                  |                |
| E2                 | FMC_HPC_HA01_CC_P              | AD29           | F1                 | FMC_HPC_PG_M2C_LS <sup>(1)</sup> | J27            |
| E3                 | FMC_HPC_HA01_CC_N              | AC29           | F4                 | FMC_HPC_HA00_CC_P                | AE33           |
| E6                 | FMC_HPC_HA05_P                 | AB27           | F5                 | FMC_HPC_HA00_CC_N                | AF33           |
| E7                 | FMC_HPC_HA05_N                 | AC27           | F7                 | FMC_HPC_HA04_P                   | AB28           |
| E9                 | FMC_HPC_HA09_P                 | AB30           | F8                 | FMC_HPC_HA04_N                   | AC28           |
| E10                | FMC_HPC_HA09_N                 | AB31           | F10                | FMC_HPC_HA08_P                   | AG31           |
| E12                | FMC_HPC_HA13_P                 | AE31           | F11                | FMC_HPC_HA08_N                   | AF31           |
| E13                | FMC_HPC_HA13_N                 | AD31           | F13                | FMC_HPC_HA12_P                   | AD32           |
| E15                | FMC_HPC_HA16_P                 | AC33           | F14                | FMC_HPC_HA12_N                   | AE32           |
| E16                | FMC_HPC_HA16_N                 | AB33           | F16                | FMC_HPC_HA15_P                   | AB32           |
| E18                | FMC_HPC_HA20_P                 | V32            | F17                | FMC_HPC_HA15_N                   | AC32           |
| E19                | FMC_HPC_HA20_N                 | V33            | F19                | FMC_HPC_HA19_P                   | U33            |
| E21                | FMC_HPC_HB03_P                 | AL30           | F20                | FMC_HPC_HA19_N                   | U32            |
| E22                | FMC_HPC_HB03_N                 | AM31           | F22                | FMC_HPC_HB02_P                   | AP32           |
| E24                | FMC_HPC_HB05_P                 | AN33           | F23                | FMC_HPC_HB02_N                   | AP33           |
| E25                | FMC_HPC_HB05_N                 | AN34           | F25                | FMC_HPC_HB04_P                   | AM33           |
| E27                | FMC_HPC_HB09_P                 | AL34           | F26                | FMC_HPC_HB04_N                   | AL33           |



Table 1-28: VITA 57.1 FMC HPC Connections (Cont'd)

| J64 FMC<br>HPC Pin | Schematic Net Name | U1 FPGA<br>Pin | J64 FMC<br>HPC Pin | Schematic Net Name                 | U1 FPGA<br>Pin |
|--------------------|--------------------|----------------|--------------------|------------------------------------|----------------|
| E28                | FMC_HPC_HB09_N     | AK34           | F28                | FMC_HPC_HB08_P                     | AK33           |
| E30                | FMC_HPC_HB13_P     | AH33           | F29                | FMC_HPC_HB08_N                     | AK32           |
| E31                | FMC_HPC_HB13_N     | AH32           | F31                | FMC_HPC_HB12_P                     | AJ31           |
| E33                | FMC_HPC_HB19_P     | AL31           | F32                | FMC_HPC_HB12_N                     | AJ32           |
| E34                | FMC_HPC_HB19_N     | AK31           | F34                | FMC_HPC_HB16_P                     | AH29           |
|                    |                    |                | F35                | FMC_HPC_HB16_N                     | AH30           |
| G2                 | FMC_HPC_CLK1_M2C_P | AP20           | H2                 | FMC_HPC_PRSNT_M2C_L <sup>(1)</sup> | AP25           |
| G3                 | FMC_HPC_CLK1_M2C_N | AP21           | H4                 | FMC_HPC_CLK0_M2C_P                 | K24            |
| G6                 | FMC_HPC_LA00_CC_P  | AF20           | H5                 | FMC_HPC_CLK0_M2C_N                 | K23            |
| G7                 | FMC_HPC_LA00_CC_N  | AF21           | H7                 | FMC_HPC_LA02_P                     | AC20           |
| G9                 | FMC_HPC_LA03_P     | AC19           | H8                 | FMC_HPC_LA02_N                     | AD20           |
| G10                | FMC_HPC_LA03_N     | AD19           | H10                | FMC_HPC_LA04_P                     | AF19           |
| G12                | FMC_HPC_LA08_P     | AK22           | H11                | FMC_HPC_LA04_N                     | AE19           |
| G13                | FMC_HPC_LA08_N     | AJ22           | H13                | FMC_HPC_LA07_P                     | AK21           |
| G15                | FMC_HPC_LA12_P     | AM21           | H14                | FMC_HPC_LA07_N                     | AJ21           |
| G16                | FMC_HPC_LA12_N     | AL21           | H16                | FMC_HPC_LA11_P                     | AM22           |
| G18                | FMC_HPC_LA16_P     | AP22           | H17                | FMC_HPC_LA11_N                     | AN22           |
| G19                | FMC_HPC_LA16_N     | AN23           | H19                | FMC_HPC_LA15_P                     | AM23           |
| G21                | FMC_HPC_LA20_P     | AK23           | H20                | FMC_HPC_LA15_N                     | AL23           |
| G22                | FMC_HPC_LA20_N     | AL24           | H22                | FMC_HPC_LA19_P                     | AN25           |
| G24                | FMC_HPC_LA22_P     | AP27           | H23                | FMC_HPC_LA19_N                     | AN24           |
| G25                | FMC_HPC_LA22_N     | AP26           | H25                | FMC_HPC_LA21_P                     | AN29           |
| G27                | FMC_HPC_LA25_P     | AN28           | H26                | FMC_HPC_LA21_N                     | AP29           |
| G28                | FMC_HPC_LA25_N     | AM28           | H28                | FMC_HPC_LA24_P                     | AN30           |
| G30                | FMC_HPC_LA29_P     | AL28           | H29                | FMC_HPC_LA24_N                     | AM30           |
| G31                | FMC_HPC_LA29_N     | AK28           | H31                | FMC_HPC_LA28_P                     | AK27           |
| G33                | FMC_HPC_LA31_P     | AL29           | H32                | FMC_HPC_LA28_N                     | AJ27           |
| G34                | FMC_HPC_LA31_N     | AK29           | H34                | FMC_HPC_LA30_P                     | AJ24           |
| G36                | FMC_HPC_LA33_P     | AH23           | H35                | FMC_HPC_LA30_N                     | AK24           |
| G37                | FMC_HPC_LA33_N     | AH24           | H37                | FMC_HPC_LA32_P                     | AG25           |
|                    |                    |                | H38                | FMC_HPC_LA32_N                     | AG26           |



Table 1-28: VITA 57.1 FMC HPC Connections (Cont'd)

| J64 FMC<br>HPC Pin | Schematic Net Name                | U1 FPGA<br>Pin | J64 FMC<br>HPC Pin | Schematic Net Name                | U1 FPGA<br>Pin |
|--------------------|-----------------------------------|----------------|--------------------|-----------------------------------|----------------|
|                    |                                   |                |                    |                                   |                |
| J2                 | FMC_HPC_CLK3_M2C_P <sup>(2)</sup> | U84.6          | K4                 | FMC_HPC_CLK2_M2C_P <sup>(2)</sup> | U83.6          |
| Ј3                 | FMC_HPC_CLK3_M2C_N <sup>(2)</sup> | U84.7          | K5                 | FMC_HPC_CLK2_M2C_N <sup>(2)</sup> | U83.7          |
| J6                 | FMC_HPC_HA03_P                    | AA25           | K7                 | FMC_HPC_HA02_P                    | AB25           |
| J7                 | FMC_HPC_HA03_N                    | Y26            | K8                 | FMC_HPC_HA02_N                    | AC25           |
| J9                 | FMC_HPC_HA07_P                    | AA26           | K10                | FMC_HPC_HA06_P                    | AA28           |
| J10                | FMC_HPC_HA07_N                    | AB26           | K11                | FMC_HPC_HA06_N                    | AA29           |
| J12                | FMC_HPC_HA11_P                    | AG33           | K13                | FMC_HPC_HA10_P                    | AD34           |
| J13                | FMC_HPC_HA11_N                    | AG32           | K14                | FMC_HPC_HA10_N                    | AC34           |
| J15                | FMC_HPC_HA14_P                    | AA30           | K16                | FMC_HPC_HA17_CC_P                 | V30            |
| J16                | FMC_HPC_HA14_N                    | AA31           | K17                | FMC_HPC_HA17_CC_N                 | W30            |
| J18                | FMC_HPC_HA18_P                    | T33            | K19                | FMC_HPC_HA21_P                    | U31            |
| J19                | FMC_HPC_HA18_N                    | T34            | K20                | FMC_HPC_HA21_N                    | U30            |
| J21                | FMC_HPC_HA22_P                    | U28            | K22                | FMC_HPC_HA23_P                    | U26            |
| J22                | FMC_HPC_HA22_N                    | V29            | K23                | FMC_HPC_HA23_N                    | U27            |
| J24                | FMC_HPC_HB01_P                    | AN32           | K25                | FMC_HPC_HB00_CC_P                 | AF30           |
| J25                | FMC_HPC_HB01_N                    | AM32           | K26                | FMC_HPC_HB00_CC_N                 | AG30           |
| J27                | FMC_HPC_HB07_P                    | AJ34           | K28                | FMC_HPC_HB06_CC_P                 | AF26           |
| J28                | FMC_HPC_HB07_N                    | AH34           | K29                | FMC_HPC_HB06_CC_N                 | AE26           |
| J30                | FMC_HPC_HB11_P                    | AJ29           | K31                | FMC_HPC_HB10_P                    | AF28           |
| J31                | FMC_HPC_HB11_N                    | AJ30           | K32                | FMC_HPC_HB10_N                    | AF29           |
| J33                | FMC_HPC_HB15_P                    | AE28           | K34                | FMC_HPC_HB14_P                    | AE27           |
| J34                | FMC_HPC_HB15_N                    | AE29           | K35                | FMC_HPC_HB14_N                    | AD27           |
| J36                | FMC_HPC_HB18_P                    | AD25           | K37                | FMC_HPC_HB17_CC_P                 | AG27           |
| J37                | FMC_HPC_HB18_N                    | AD26           | K38                | FMC_HPC_HB17_CC_N                 | AG28           |

#### Notes:

<sup>1.</sup> Signals ending with \_LS are not directly connected to the FMC HPC connector. \_LS signals are connected between the listed U1 FPGA pin and a level shifter device. The signal connected between the shifted side of said device and the FMC HPC pin listed has the same signal name, without the \_LS on the end.

<sup>2.</sup> These signals do not connect to U1 FPGA pins. The pin numbers in the right-hand column identify the device and pin these signals are connected to (U88.17 = U88 pin 17, and so on).



*Table 1-29:* Power Supply Voltages for HPC Connector

| Voltage Supply | Allowable<br>Voltage Range | No Pins | Max Amps | Tolerance | Max Capacitive<br>Load |
|----------------|----------------------------|---------|----------|-----------|------------------------|
| VADJ           | Fixed 2.5V                 | 4       | 4        | +/-5%     | 1000 uF                |
| VIO_B_M2C      | 0-VADJ                     | 2       | 1.15     | +/-5%     | 500 uF                 |
| VREF_A_M2C     | 0-VADJ                     | 1       | 1 mA     | +/- 2%    | 10 uF                  |
| VREF_B_M2C     | 0-VIO_B_M2C                | 1       | 1 mA     | +/- 2%    | 10 uF                  |
| 3P3VAUX        | 3.3V                       | 1       | 20 mA    | +/-5%     | 150 uF                 |
| 3P3V           | 3.3V                       | 4       | 3        | +/-5%     | 1000 uF                |
| 12P0V          | 12V                        | 2       | 1        | +/-5%     | 1000 uF                |



## VITA 57.1 FMC LPC Connector

The ML605 implements both the High Pin Count (HPC, J64) and Low Pin Count (LPC, J63) connector options of VITA 57.1.1 FMC specification. This section discusses the FMC LPC J63 connector.

The FMC standard calls for two connector densities: a High Pin Count (HPC) and a Low

Pin Count (LPC) implementation. A common 10 x 40 position (400 pin locations) connector form factor is used for both versions. The HPC version is fully populated with 400 pins present, and the LPC version is partially populated with 160 pins.

The 10 x 40 rows of a FMC LPC connector provides connectivity for:

- 68 single-ended or 34 differential user defined signals
- 1 MGT
- 1 MGT clock
- 2 differential clocks
- 61 ground, 10 power connections

Of the above signal and clock connectivity capability, the ML605 implements the full set:

- 34 differential user-defined pairs:
  - ♦ 34 LA pairs
- 1 MGT
- 1 MGT clock
- 2 differential clocks

Signaling Speed Ratings:

- Single-ended: 9 GHz / 18 Gb/s
- Differential
  - Optimal Vertical: 9 GHz / 18 Gb/s
  - Optimal Horizontal: 16 GHz / 32 Gb/s
  - High Density Vertical 7 GHz / 15 Gb/s

Mechanical specifications:

- Samtec SEAM/SEAF Series
- 1.27mm x 1.27mm (0.050" x 0.050") pitch

The Samtec connector system is rated for signaling speeds up to 9 GHz (18 Gb/s) based on a -3 dB insertion loss point within a two-level signaling environment.

**Note:** The ML605 board VADJ voltage for the FMC HPC and LPC connectors (J64 and J63) is fixed at 2.5V (non-adjustable). The 2.5V rail cannot be turned off. The ML605 VITA 57.1 FMC interfaces are compatible with 2.5V mezzanine cards capable of supporting 2.5V VADJ.



Table 1-30 shows the VITA 57.1 FMC LPC connections. The connector pinout is in Appendix B, "VITA 57.1 FMC LPC (J63) and HPC (J64) Connector Pinout."

Any signal named FMC\_LPC\_xxxx that is wired between a U1 FPGA pin and some other device does not appear in this table..

Table 1-30: VITA 57.1 FMC LPC Connections

| J63 FMC<br>LPC Pin | Schematic Net Name | U1 FPGA<br>Pin | J63 FMC<br>LPC Pin | Schematic Net Name    | U1 FPGA<br>Pin |
|--------------------|--------------------|----------------|--------------------|-----------------------|----------------|
| C2                 | FMC_LPC_DP0_C2M_P  | D1             | D4                 | FMC_LPC_GBTCLK0_M2C_P | M6             |
| C3                 | FMC_LPC_DP0_C2M_N  | D2             | D5                 | FMC_LPC_GBTCLK0_M2C_N | M5             |
| C6                 | FMC_LPC_DP0_M2C_P  | G3             | D8                 | FMC_LPC_LA01_CC_P     | F31            |
| C7                 | FMC_LPC_DP0_M2C_N  | G4             | D9                 | FMC_LPC_LA01_CC_N     | E31            |
| C10                | FMC_LPC_LA06_P     | K33            | D11                | FMC_LPC_LA05_P        | H34            |
| C11                | FMC_LPC_LA06_N     | J34            | D12                | FMC_LPC_LA05_N        | H33            |
| C14                | FMC_LPC_LA10_P     | F30            | D14                | FMC_LPC_LA09_P        | L25            |
| C15                | FMC_LPC_LA10_N     | G30            | D15                | FMC_LPC_LA09_N        | L26            |
| C18                | FMC_LPC_LA14_P     | C33            | D17                | FMC_LPC_LA13_P        | D34            |
| C19                | FMC_LPC_LA14_N     | B34            | D18                | FMC_LPC_LA13_N        | C34            |
| C22                | FMC_LPC_LA18_CC_P  | L29            | D20                | FMC_LPC_LA17_CC_P     | N28            |
| C23                | FMC_LPC_LA18_CC_N  | L30            | D21                | FMC_LPC_LA17_CC_N     | N29            |
| C26                | FMC_LPC_LA27_P     | R31            | D23                | FMC_LPC_LA23_P        | R28            |
| C27                | FMC_LPC_LA27_N     | R32            | D24                | FMC_LPC_LA23_N        | R27            |
|                    |                    |                | D26                | FMC_LPC_LA26_P        | L33            |
|                    |                    |                | D27                | FMC_LPC_LA26_N        | M32            |
|                    | I                  |                |                    |                       |                |
| G2                 | FMC_LPC_CLK1_M2C_P | F33            | H2                 | FMC_LPC_PRSNT_M2C_L   | AD9            |
| G3                 | FMC_LPC_CLK1_M2C_N | G33            | H4                 | FMC_LPC_CLK0_M2C_P    | A10            |
| G6                 | FMC_LPC_LA00_CC_P  | K26            | H5                 | FMC_LPC_CLK0_M2C_N    | B10            |
| G7                 | FMC_LPC_LA00_CC_N  | K27            | H7                 | FMC_LPC_LA02_P        | G31            |
| G9                 | FMC_LPC_LA03_P     | J31            | H8                 | FMC_LPC_LA02_N        | H30            |
| G10                | FMC_LPC_LA03_N     | J32            | H10                | FMC_LPC_LA04_P        | K28            |
| G12                | FMC_LPC_LA08_P     | J30            | H11                | FMC_LPC_LA04_N        | J29            |
| G13                | FMC_LPC_LA08_N     | K29            | H13                | FMC_LPC_LA07_P        | G32            |
| G15                | FMC_LPC_LA12_P     | E32            | H14                | FMC_LPC_LA07_N        | H32            |
| G16                | FMC_LPC_LA12_N     | E33            | H16                | FMC_LPC_LA11_P        | D31            |
| G18                | FMC_LPC_LA16_P     | A33            | H17                | FMC_LPC_LA11_N        | D32            |
| G19                | FMC_LPC_LA16_N     | B33            | H19                | FMC_LPC_LA15_P        | C32            |



Table 1-30: VITA 57.1 FMC LPC Connections (Cont'd)

| J63 FMC<br>LPC Pin | Schematic Net Name | U1 FPGA<br>Pin | J63 FMC<br>LPC Pin | Schematic Net Name | U1 FPGA<br>Pin |
|--------------------|--------------------|----------------|--------------------|--------------------|----------------|
| G21                | FMC_LPC_LA20_P     | P29            | H20                | FMC_LPC_LA15_N     | B32            |
| G22                | FMC_LPC_LA20_N     | R29            | H22                | FMC_LPC_LA19_P     | M30            |
| G24                | FMC_LPC_LA22_P     | N27            | H23                | FMC_LPC_LA19_N     | N30            |
| G25                | FMC_LPC_LA22_N     | P27            | H25                | FMC_LPC_LA21_P     | R26            |
| G27                | FMC_LPC_LA25_P     | P31            | H26                | FMC_LPC_LA21_N     | T26            |
| G28                | FMC_LPC_LA25_N     | P30            | H28                | FMC_LPC_LA24_P     | N32            |
| G30                | FMC_LPC_LA29_P     | N34            | H29                | FMC_LPC_LA24_N     | P32            |
| G31                | FMC_LPC_LA29_N     | P34            | H31                | FMC_LPC_LA28_P     | N33            |
| G33                | FMC_LPC_LA31_P     | M31            | H32                | FMC_LPC_LA28_N     | M33            |
| G34                | FMC_LPC_LA31_N     | L31            | H34                | FMC_LPC_LA30_P     | M26            |
| G36                | FMC_LPC_LA33_P     | K32            | H35                | FMC_LPC_LA30_N     | M27            |
| G37                | FMC_LPC_LA33_N     | K31            | H37                | FMC_LPC_LA32_P     | N25            |
|                    |                    |                | H38                | FMC_LPC_LA32_N     | M25            |

#### References

See the data sheet for the ROHS compliant FMC HPC Samtec SEARAY connector (carrier side socket ASP-134486-01; module side plug ASP-134488-01), and the high-speed characterization report for this connector system on the Samtec website. [Ref 32]

# 21. Power Management

## AC Adapter and Input Power Jack/Switch

The ML605 is powered from a 12V source that is connected through a 6-pin (2X3) right-angle Mini-Fit type connector J60. The AC-to-DC power supply included in the kit has a mating 6-pin plug.

When the ML605 is installed into a table top or tower PC's PCIe slot, the ML605 is typically powered from the PC ATX power supply. One of the ATX hard disk type 4-pin power connectors is plugged into ML605 connector J25. The ML605 can be powered with the AC power adapter even when plugged into a PC PCIe motherboard slot; however, users are cautioned not to also connect an ATX 4-pin power connector to J25. See the caution notes below and in Figure 1-23, page 53.

**Caution!** DO NOT plug a PC ATX power supply 6-pin connector into ML605 connector J60. The ATX 6-pin connector has a different pinout than ML605 J60, and connecting the ATX 6-pin connector will damage the ML605 and void the board warranty.

**Caution!** DO NOT apply power to J60 and the 4-pin ATX disk drive connector J25 at the same time as this will damage the ML605 board. Refer to Figure 1-23, page 53 for details.

The ML605 power can be turned on or off through the board mounted slide switch SW2. When the switch is in the on position, a green LED (DS25) is illuminated.



## **Onboard Power Regulation**

Figure 1-28 shows the ML605 onboard power supply architecture. The ML605 uses power solutions from Texas Instruments.



Figure 1-28: ML605 Onboard Power Regulators



Table 1-31: Onboard Power System Devices

| Device Type   | Reference<br>Designator | Description                                | Power Rail<br>Net Name | Power Rail<br>Voltage | Schematic<br>Page |
|---------------|-------------------------|--------------------------------------------|------------------------|-----------------------|-------------------|
| UCD9240PFC    | U24                     | PMBus Controller - Core (Addr = 52)        |                        |                       | 35                |
| PTD08A020W    | U42                     | 20A 0.6V - 3.6V Adj. Switching Regulator   | VCCINT_FPGA            | 1.00V                 | 36                |
| PTD08A020W    | U43                     | 20A 0.6V - 3.6V Adj. Switching Regulator   | VCC2V5_FPGA            | 2.50V                 | 37                |
| PTD08A010W    | U91                     | 10A 0.6V - 3.6V Adj. Switching Regulator   | VCCAUX                 | 2.50V                 | 38                |
|               | ı                       |                                            |                        | 1                     |                   |
| UCD9240PFC    | U25                     | PMBus Controller - Aux (Addr = 53)         |                        |                       | 40                |
| UCD7230RGWR   | U35                     | 6A 0.6V - 3.6V Adj. Switching Regulator    | MGT_AVCC               | 1.00V                 | 41                |
| UCD7230RGWR   | U36                     | 6A 0.6V - 3.6V Adj. Switching Regulator    | MGT_AVTT               | 1.20V                 | 42                |
| PTD08A010W    | U20                     | 10A 0.6V - 3.6V Adj. Switching Regulator   | VCC_1V5                | 1.50V                 | 43                |
| PTD08A010W    | U21                     | 10A 0.6V - 3.6V Adj. Switching Regulator   | VCC_3V3                | 3.30V                 | 44                |
|               | ı                       |                                            |                        | 1                     |                   |
| TPS79518DCQR  | U79                     | 500mA Fixed Linear Regulator               | VCC_1V8                | 1.80V                 | 45                |
| TPS512300DRCT | U17                     | 3A DDR3 VTERM Tracking Linear<br>Regulator | VTTDDR                 | 0.75V                 | 45                |
| TPS512300DRCT | U17                     | 10mA Tracking Reference output             | VTTVREF                | 0.75V                 | 45                |
| MIC2025       | U16                     | 1.5A Fixed Linear Regulator                | VCC5                   | 5.00V                 | 27                |

Voltage and current monitoring and control are available for selected power rails through Texas Instruments' Fusion Digital Power™ graphical user interface (GUI). Both onboard TI power controllers are wired to the same PMBus. The PMBus connector, J3, is provided for use with the TI USB Interface Adapter PMBus pod and associated TI GUI.

#### References

For more detailed information about this technology and the various power management controllers and regulator modules offered by Texas Instruments, visit <a href="http://www.ti.com/ww/en/analog/digital-power/index.html">http://www.ti.com/ww/en/analog/digital-power/index.html</a>.



# 22. System Monitor

The System Monitor provides information regarding the FPGA on-chip temperature and power supply conditions via JTAG and an internal FPGA interface. The System Monitor can also be used to monitor external analog signals via 17 external analog input channels. For more information regarding this functionality, which is featured on every Virtex-6 family member, see <a href="http://www.xilinx.com/systemmonitor">http://www.xilinx.com/systemmonitor</a>.

This section provides a brief overview of the System Monitor related functionality that is supported on the ML605.

#### Reference and Power Supply

The System Monitor has dedicated analog power supply pins and supports the use of an external 1.25V reference IC (U23) for the analog-to-digital conversion process. An option (using jumper J19) to select an on-chip reference is also provided; however, the highest accuracy over a temperature range of -40°C to +125°C is obtained using an external reference. Figure 1-29 illustrates the power supply and reference options on the ML605. For a more detailed discussion of these requirements, see the *Virtex-6 FPGA System Monitor User Guide*. [Ref 15]



Figure 1-29: System Monitor External Reference



### System Monitor Header (J35)

Figure 1-30 shows the pinout for the System Monitor 12-pin header. The header provides user access to the analog power supply  $(A_{Vdd})$  and the 1.25V reference shown in Figure 1-29, page 68. Access to the FPGA thermal diode and dedicated analog input channel (Vp/Vn) is also provided on this header. The header can be used to connect user specific analog signals and sensors to the system monitor.

The kelvin points for a 5 milliohm current sensing shunt in the FPGA  $1V\,V_{ccint}$  core supply are also available on this header. By connecting header pins 9 to 11 and 10 to 12 using jumpers, the system monitor can be used to monitor the FPGA core current and power consumption. This can be used to collect useful power information about a particular design or implementation.



Figure 1-30: System Monitor Header (J35)



#### ML605 Board Power Monitor

In addition to monitoring the FPGA core supply power consumption, two auxiliary analog input channels (of the 16 that are available) are used to implement a power monitor for the entire ML605 board. The board power is monitored at the 12V power input connector. Figure 1-31 shows how the power monitor is implemented and connected to the System Monitor auxiliary input channels 12 and 13. A simple resistor divider is used to monitor the 12V supply voltage and to provide a reference voltage to an instrumentation amplifier (InAmp). The voltage on the auxiliary channel 12 is equal to supply voltage divided by 24 ( $\sim 0.5$ V).

The InAmp is used to amplify (by a factor of 50) the voltage dropped across a 2 milliohm current sense shunt. The voltage at the output of the InAmp is proportional to the current. The voltage on auxiliary channel 13 = Current (amps)  $\times 0.002 \times 50$ . (e.g., 5A = 0.5V).



Figure 1-31: ML605 12V Power Monitor



#### Fan Controller

In highly demanding situations, active thermal management in the form of a heat sink and fan may be required. In order to support this, drive circuitry for an external fan has been provided on the ML605. A fan with tach output can be connect at header J59 as shown in Figure 1-32. The fan PWM signal is generated by the FPGA and the tach input can be used to close the control loop and regulate the fan speed. Alternatively, the FPGA temperature as recorded by the System Monitor can be used to close the PWM control loop for the fan.



Figure 1-32: ML605 Fan Driver



## **FPGA Power Supply Margining**

The PMBus (IIC), which provides access to the 2 x UDC9240 power controllers, can also be accessed via FPGA I/O in addition to a dedicated header (J3), see Figure 1-33. A full description of the UDC9240 functionality is outside the scope of this user guide. However, this useful feature can be used, for example, to margin the FPGA and board power supplies when evaluating a design. The System Monitor provides accurate measurements of the on-chip supply voltages as the FPGA supplies are margined. The PMBus (and fan) connections are shown in Figure 1-33.



Figure 1-33: UDC9240 PMBus Access

#### System Monitor ML605 Demonstration Design

The various features described in this section are easily evaluated using a MicroBlaze™ based reference designed provided with the ML605 Evaluation Board. This reference design supports a UART based interface using a terminal program such as Hyperterminal to provide information on the FPGA power supplies, temperature, and power consumption. In addition, the UART interface can be used to margin the FPGA supplies over the PMBus.

The System Monitor functionality can also be accessed at any time via JTAG using the ChipScope Pro Analyzer tool without design modifications or cores inserted into a user design. The ChipScope Pro Analyzer tool automatically connects to the System Monitor via a JTAG cable after a connection is established.

#### References

For more information on using the System Monitor and an overview of the tool support for this feature, see the *Virtex-6 FPGA System Monitor User Guide*. [Ref 15]



### **Configuration Options**

The FPGA on the ML605 Evaluation Board can be configured by the following methods:

- "3. 128 Mb Platform Flash XL," page 20
- "4. 32 MB Linear BPI Flash," page 20
- "5. System ACE CF and CompactFlash Connector"
- "6. USB JTAG," page 26

For more information, see the *Virtex-6 FPGA Configuration User Guide* at <a href="http://www.xilinx.com/support/documentation/user\_guides/ug360.pdf">http://www.xilinx.com/support/documentation/user\_guides/ug360.pdf</a>.

Table 1-32: Mode Switch S2 Settings

| Mode Pins (M2,M1,M0) | Configuration Mode |
|----------------------|--------------------|
| 110                  | Slave SelectMAP    |
| 010                  | BPI Mode           |
| 101                  | JTAG               |

With the mode set to JTAG 101, the ML605 will not attempt to boot or load a bitstream from either of the Flash devices. If a CompactFlash (CF) card is installed in the CF socket U73, System ACE CF will attempt to load a bitstream from the CF card image address pointed to by the image select switch S1. With no CF card present, the ML605 can be configured via the onboard JTAG controller and USB download cable as described above.

With the mode set to either Slave SelectMAP 110, or BPI Mode 010, the FPGA will attempt to configure itself from the selected Flash device as described in "3. 128 Mb Platform Flash XL," page 20.

**Note:** S1 switch 4 is the System ACE controller enable switch. When ON, this switch allows the System ACE to boot at power-on if it finds a CF card present. In order to boot from BPI Flash U4 or Xilinx Platform Flash (U27) without System ACE contention, S1 switch 4 must be OFF.





# Default Switch and Jumper Settings

Table A-1: Default Switch Settings

| REFDES |                      | Function/Type                                   | Default |
|--------|----------------------|-------------------------------------------------|---------|
| SW2    | Board power slide    | off                                             |         |
|        | User GPIO 8-pole     | DIP switch                                      |         |
|        | 8                    |                                                 | off     |
|        | 7                    |                                                 | off     |
|        | 6                    |                                                 | off     |
| SW1    | 5                    |                                                 | off     |
|        | 4                    |                                                 | off     |
|        | 3                    |                                                 | off     |
|        | 2                    |                                                 | off     |
|        | 1                    |                                                 | off     |
|        | System ACE CF o      | onfiguration and image select 4-pole DIP switch |         |
|        | 4                    | SysACE Mode = 1 <sup>(1)</sup>                  | off     |
| S1     | 3                    | SysAce CFGAddr 2 = 0                            | off     |
|        | 2                    | SysAce CFGAddr 1 = 0                            | off     |
|        | 1                    | SysAce CFGAddr 0 = 0                            | off     |
|        | FPGA mode, booswitch | t PROM select and FPGA CCLK select 6-pole DIP   |         |
|        | 6                    | FLASH_A23 = 0                                   | off     |
|        | 5                    | M2 = 0                                          | off     |
| S2     | 4                    | M1 = 1<br>M[2:0] = 010 = Master BPI-Up          | on      |
|        | 3                    | M0 = 0                                          | off     |
|        | 2                    | CS_SEL = 1 = boot from BPI Flash                | on      |
|        | 1                    | EXT_CCLK = 0                                    | off     |

#### Notes:

<sup>1.</sup> S1 position 4 is the System ACE controller enable switch. When ON, this switch allows the System ACE to boot at power on if it finds a CF card present. In order to boot from BPI Flash or Xilinx Platform Flash without System ACE contention, S1 switch 4 must be OFF.



Table A-2: Default Jumper Settings

| Jumper REFDES   | Function                                                      | Default                      |  |  |  |  |
|-----------------|---------------------------------------------------------------|------------------------------|--|--|--|--|
| J69             | System ACE CF Error LED Enable                                | Jump 1-2                     |  |  |  |  |
| GMII:           |                                                               | •                            |  |  |  |  |
| J66             | pins 1-2: GMII/MII to Cu<br>pins 2-3: SGMII to Cu, no clk     | Jump 1 - 2                   |  |  |  |  |
| J67             | J67 pins 1-2: GMII/MII to Cu<br>pins 2-3: SGMII to Cu, no clk |                              |  |  |  |  |
| J68             | J66 pins 1-2, J68 ON: RGMII, modified MII in Cu               | no jumper                    |  |  |  |  |
| FMC Bypass:     |                                                               |                              |  |  |  |  |
| J18             | exclude FMC LPC connector                                     | Jump 1 - 2                   |  |  |  |  |
| J17             | exclude FMC LPC connector                                     | Jump 1 - 2                   |  |  |  |  |
| System Monitor: |                                                               |                              |  |  |  |  |
| J19             | Test_mon_vrefp sourced by U23, REF3012                        | Jump 1 - 2                   |  |  |  |  |
| J35             | measure voltage on R-kelvin on 12V rail                       | Jump 9 - 11,<br>Jump 10 - 12 |  |  |  |  |
| SFP Module:     |                                                               |                              |  |  |  |  |
| J54             | Full BW                                                       | Jump 1 - 2                   |  |  |  |  |
| J65             | SFP Enable                                                    | Jump 1 - 2                   |  |  |  |  |
| PCIe Lane Size: |                                                               |                              |  |  |  |  |
| J42             | 1 lane                                                        | Jump 1 - 2                   |  |  |  |  |



# VITA 57.1 FMC LPC (J63) and HPC (J64) Connector Pinout

Figure B-1 shows the pinout of the FMC LPC connector. Pins marked NC are not connected.

|    | K  | J  | Н            | G          | F  | E  | D             | С          | В  | Α  |
|----|----|----|--------------|------------|----|----|---------------|------------|----|----|
| 1  | NC | NC | VR EF A M2C  | GND        | NC | NC | PG C2M        | GND        | NC | NC |
| 2  | NC | NC | PRISNT M2C L | CLK1 M2C P | NC | NC | G ND          | DP 0 C2M P | NC | NC |
| 3  | NC | NC | GND          | CLK1 M2C N | NC | NC | GND           | DP 0 C2M N | NC | NC |
| 4  | NC | NC | CLK0 M2C P   | GND        | NC | NC | GBTCLK0 M2C P | GND        | NC | NC |
| 5  | NC | NC | CLK0 M2C N   | GND        | NC | NC | GBTCLK0 M2C N | GND        | NC | NC |
| 6  | NC | NC | GND          | LA00 P CC  | NC | NC | GND           | DP0 M2C P  | NC | NC |
| 7  | NC | NC | LA02 P       | LA00 N CC  | NC | NC | GND           | DP 0 M2C N | NC | NC |
| 8  | NC | NC | LA02 N       | GND        | NC | NC | LA01 P CC     | GND        | NC | NC |
| 9  | NC | NC | GND          | LA03 P     | NC | NC | LA01 N CC     | GND        | NC | NC |
| 10 | NC | NC | LA04 P       | LA03 N     | NC | NC | GND           | LA06 P     | NC | NC |
| 11 | NC | NC | LA04 N       | GND        | NC | NC | LA05 P        | LA06 N     | NC | NC |
| 12 | NC | NC | GND          | LA08 P     | NC | NC | LA05 N        | GND        | NC | NC |
| 13 | NC | NC | LA07 P       | LA08 N     | NC | NC | GND           | GND        | NC | NC |
| 14 | NC | NC | LA07 N       | GND        | NC | NC | LA09 P        | LA10 P     | NC | NC |
| 15 | NC | NC | G ND         | LA12 P     | NC | NC | LA09 N        | LA10 N     | NC | NC |
| 16 | NC | NC | LA11 P       | LA12 N     | NC | NC | GND           | GND        | NC | NC |
| 17 | NC | NC | LA11 N       | GND        | NC | NC | LA13 P        | GND        | NC | NC |
| 18 | NC | NC | GND          | LA16 P     | NC | NC | LA13 N        | LA14 P     | NC | NC |
| 19 | NC | NC | LA15 P       | LA16 N     | NC | NC | GND           | LA14 N     | NC | NC |
| 20 | NC | NC | LA15 N       | GND        | NC | NC | LA17 P CC     | GND        | NC | NC |
| 21 | NC | NC | GND          | LA20_P     | NC | NC | LA17_N_CC     | GND        | NC | NC |
| 22 | NC | NC | LA19_P       | LA20_N     | NC | NC | GND           | LA18_P_CC  | NC | NC |
| 23 | NC | NC | LA19_N       | GND        | NC | NC | LA23_P        | LA18_N_CC  | NC | NC |
| 24 | NC | NC | GND          | LA22_P     | NC | NC | LA23_N        | GND        | NC | NC |
| 25 | NC | NC | LA21_P       | LA22_N     | NC | NC | GND           | GND        | NC | NC |
| 26 | NC | NC | LA21_N       | GND        | NC | NC | LA26_P        | LA27_P     | NC | NC |
| 27 | NC | NC | GND          | LA25_P     | NC | NC | LA26_N        | LA27_N     | NC | NC |
| 28 | NC | NC | LA24_P       | LA25_N     | NC | NC | GND           | GND        | NC | NC |
| 29 | NC | NC | LA24_N       | GND        | NC | NC | TCK           | GND        | NC | NC |
| 30 | NC | NC | GND          | LA29_P     | NC | NC | TDI           | SCL        | NC | NC |
| 31 | NC | NC | LA28_P       | LA29_N     | NC | NC | TDO           | SDA        | NC | NC |
| 32 | NC | NC | LA28_N       | GND        | NC | NC | 3P3VAUX       | GND        | NC | NC |
| 33 | NC | NC | G ND         | LA31_P     | NC | NC | TMS           | GND        | NC | NC |
| 34 | NC | NC | LA30_P       | LA31_N     | NC | NC | TR ST_L       | GA0        | NC | NC |
| 35 | NC | NC | LA30_N       | GND        | NC | NC | GA1           | 12P0V      | NC | NC |
| 36 | NC | NC | G ND         | LA33_P     | NC | NC | 3P 3V         | GND        | NC | NC |
| 37 | NC | NC | LA32_P       | LA33_N     | NC | NC | GND           | 12P0V      | NC | NC |
| 38 | NC | NC | LA32_N       | GND        | NC | NC | 3P3V          | GND        | NC | NC |
| 39 | NC | NC | G ND         | VADJ       | NC | NC | GND           | 3P3V       | NC | NC |
| 40 | NC | NC | VADJ         | GND        | NC | NC | 3P 3V         | GND        | NC | NC |

Figure B-1: FMC LPC Connector Pinout



Figure B-2 shows the pinout of the FMC HPC connector.



Figure B-2: FMC HPC Connector Pinout



### ML605 Master UCF

The UCF template is provided for designs that target the ML605. Net names provided in the constraints below correlate with net names on the ML605 Rev. D schematic. On identifying the appropriate pins, the net names below should be replaced with net names in the user RTL. See the <u>Constraints Guide</u> for more information.

Users can refer to the UCF files generated by tools such as MIG (Memory Interface Generator for memory interfaces) and BSB (Base System Builder) for more detailed information concerning the I/O standards required for each particular interface. The FMC connectors J63 and J64 are connected to 2.5V  $\rm V_{cco}$  banks. Because each user's FMC card implements customer-specific circuitry, the FMC bank I/O standards must be uniquely defined by each customer.

```
NET "CLK 33MHZ SYSACE"
                                 LOC = "AE16"; ## 93 on U19
NET "CPU RESET"
                                 LOC = "H10"; ## 2 on SW10 pushbutton (active-High)
NET "DDR3 A0"
                                LOC = "L14"; ## 98 on J1
NET "DDR3 A1"
                                LOC = "A16"; ## 97 on J1
                                              ## 96 on J1
NET "DDR3 A2"
                                 LOC = "B16";
                                              ## 95 on J1
NET "DDR3 A3"
                                 LOC = "E16";
NET "DDR3 A4"
                                 LOC = "D16";
                                               ## 92 on J1
                                             ## 91 on J1
                                LOC = "J17";
NET "DDR3 A5"
NET "DDR3 A6"
                                LOC = "A15"; ## 90 on J1
                                LOC = "B15"; ## 86 on J1
NET "DDR3 A7"
NET "DDR3 A8"
                                LOC = "G15"; ## 89 on J1
NET "DDR3 A9"
                                LOC = "F15"; ## 85 on J1
                                LOC = "M16"; ## 107 on J1
NET "DDR3 A10"
NET "DDR3 A11"
                                LOC = "M15"; ## 84 on J1
                                LOC = "H15"; ## 83 on J1
NET "DDR3 A12"
                                LOC = "J15"; ## 119 on J1
LOC = "D15"; ## 80 on J1
NET "DDR3 A13"
NET "DDR3_A14"
NET "DDR3_A15"
                                LOC = "C15"; ## 78 on J1
                               LOC = "K19"; ## 109 on J1
NET "DDR3 BA0"
NET "DDR3 BA1"
                                LOC = "J19"; ## 108 on J1
NET "DDR3 BA2"
                                LOC = "L15"; ## 79 on J1
NET "DDR3 CAS B"
                                LOC = "C17"; ## 115 on J1
                                              ## 73 on J1
NET "DDR3_CKE0"
                                LOC = "M18";
                                              ## 74 on J1
                                LOC = "M17";
NET "DDR3 CKE1"
                                 LOC = "H18";
NET "DDR3 CLK0 N"
                                               ## 103 on J1
                                LOC = "G18";
NET "DDR3 CLK0 P"
                                               ## 101 on J1
                                LOC = "L16";
NET "DDR3_CLK1_N"
                                               ## 104 on J1
                                LOC = "K16"; ## 102 on J1
NET "DDR3 CLK1 P"
NET "DDR3 D0"
                                LOC = "J11"; ## 5 on J1
NET "DDR3 D1"
                               LOC = "E13"; ## 7 on J1
NET "DDR3_D2"
                               LOC = "F13"; ## 15 on J1
NET "DDR3 D3"
                               LOC = "K11"; ## 17 on J1
                               LOC = "L11"; ## 4 on J1
NET "DDR3 D4"
                                               ## 6
NET "DDR3 D5"
                                LOC = "K13";
                                                      on J1
                                LOC = "K12";
                                               ## 16 on J1
NET "DDR3 D6"
                                LOC = "D11"; ## 18 on J1
NET "DDR3 D7"
```



| NET   | "DDR3_D8"     | LOC = | = | "M13"; | ## | 21  | on | J1 |
|-------|---------------|-------|---|--------|----|-----|----|----|
| NET   | "DDR3 D9"     | LOC = | - | "J14"; | ## | 23  | on | J1 |
| NET   | "DDR3 D10"    | LOC = | - | "B13"; | ## | 33  | on | J1 |
|       | "DDR3 D11"    |       |   | "B12"; | ## |     | on |    |
|       | "DDR3 D12"    |       |   | "G10"; | ## |     | on |    |
|       | "DDR3 D13"    |       |   | "M11"; | ## |     | on |    |
|       | "DDR3 D14"    |       |   | "C12"; |    |     | on |    |
|       | _             |       |   | •      | ## |     |    |    |
| NET   | "DDR3_D15"    |       |   | "A11"; | ## |     | on |    |
| NET   | "DDR3_D16"    |       |   | "G11"; | ## |     | on |    |
| NET   | "DDR3_D17"    | LOC = | = | "F11"; | ## | 41  | on | J1 |
| NET   | "DDR3_D18"    | LOC = | = | "D14"; | ## | 51  | on | J1 |
| NET   | "DDR3_D19"    | LOC = | = | "C14"; | ## | 53  | on | J1 |
| NET   | "DDR3 D20"    | LOC = | = | "G12"; | ## | 40  | on | J1 |
| NET   | "DDR3 D21"    | LOC = | = | "G13"; | ## | 42  | on | J1 |
| NET   | "DDR3 D22"    | LOC = | = | "F14"; | ## | 50  | on | J1 |
|       | "DDR3 D23"    |       |   | "H14"; | ## |     | on |    |
|       | "DDR3 D24"    |       |   | "C19"; | ## |     | on |    |
|       | _             |       |   | •      |    |     |    |    |
|       | "DDR3_D25"    |       |   | "G20"; | ## |     | on |    |
|       | "DDR3_D26"    |       |   | "E19"; | ## |     | on |    |
| NET   | "DDR3_D27"    | LOC = | = | "F20"; | ## | 69  | on | J1 |
| NET   | "DDR3_D28"    | LOC = | = | "A20"; | ## | 56  | on | J1 |
| NET   | "DDR3_D29"    | LOC = | = | "A21"; | ## | 58  | on | J1 |
| NET   | "DDR3_D30"    | LOC = | = | "E22"; | ## | 68  | on | J1 |
| NET   | "DDR3 D31"    | LOC = | - | "E23"; | ## | 70  | on | J1 |
|       | "DDR3 D32"    | LOC = | - | "G21"; | ## | 129 | on | J1 |
| NET   | "DDR3 D33"    |       |   | "B21"; |    | 131 |    |    |
|       | "DDR3 D34"    |       |   | "A23"; |    | 141 |    |    |
|       | "DDR3 D35"    |       |   | "A24"; |    | 143 |    |    |
|       | _             |       |   |        |    |     |    |    |
|       | "DDR3_D36"    |       |   | "C20"; |    | 130 |    |    |
|       | "DDR3_D37"    |       |   | "D20"; |    | 132 |    |    |
| NET   | "DDR3_D38"    | LOC = | = | "J20"; | ## | 140 | on | J1 |
| NET   | "DDR3_D39"    | LOC = | = | "G22"; | ## | 142 | on | J1 |
| NET   | "DDR3_D40"    | LOC = | = | "D26"; | ## | 147 | on | J1 |
| NET   | "DDR3_D41"    | LOC = | = | "F26"; | ## | 149 | on | J1 |
| NET   | "DDR3 D42"    | LOC = | = | "B26"; | ## | 157 | on | J1 |
| NET   | "DDR3 D43"    | LOC = | = | "E26"; | ## | 159 | on | J1 |
|       |               |       |   | "C24"; |    | 146 |    |    |
| NET   | "DDR3 D45"    |       |   | "D25"; |    | 148 |    |    |
|       | "DDR3 D46"    |       |   | "D27"; |    | 158 |    |    |
|       | _             |       |   |        |    |     |    |    |
|       | "DDR3_D47"    |       |   | "C25"; |    | 160 |    |    |
|       | "DDR3_D48"    |       |   | "C27"; |    | 163 |    |    |
| NET   | "DDR3_D49"    |       |   | "B28"; |    | 165 |    |    |
| NET   | "DDR3_D50"    |       |   | "D29"; |    | 175 |    |    |
| NET   | "DDR3_D51"    | LOC = | = | "B27"; | ## | 177 | on | J1 |
| NET   | "DDR3_D52"    | LOC = | = | "G27"; | ## | 164 | on | J1 |
| NET   | "DDR3_D53"    | LOC = | = | "A28"; | ## | 166 | on | J1 |
| NET   | "DDR3 D54"    | LOC = | = | "E24"; | ## | 174 | on | J1 |
| NET   | "DDR3 D55"    |       |   | "G25"; | ## | 176 | on | J1 |
|       |               |       |   | "F28"; |    | 181 |    |    |
|       | "DDR3 D57"    |       |   | "B31"; |    | 183 |    |    |
|       | "DDR3 D58"    |       |   | "H29"; |    | 191 |    |    |
|       | _             |       |   | · ·    |    |     |    |    |
|       | "DDR3_D59"    |       |   | "H28"; |    | 193 |    |    |
|       | "DDR3_D60"    |       |   | •      |    | 180 |    |    |
| NET   | "DDR3_D61"    |       |   | "A30"; | ## | 182 | on | J1 |
| NET   | "DDR3_D62"    | LOC = | = | "E29"; | ## | 192 | on | J1 |
| NET   | "DDR3_D63"    | LOC = | = | "F29"; | ## | 194 | on | J1 |
| NET   | "DDR3_DM0"    | LOC = | = | "E11"; | ## | 11  | on | J1 |
| NET   | "DDR3_DM1"    | LOC = | = | "B11"; | ## | 28  | on | J1 |
|       | "DDR3 DM2"    |       |   | "E14"; | ## | 46  | on | J1 |
|       | "DDR3 DM3"    |       |   | "D19"; |    | 63  |    |    |
|       | "DDR3 DM4"    |       |   | "B22"; |    | 136 |    |    |
|       | "DDR3 DM5"    |       |   | "A26"; |    | 153 |    |    |
|       | _             |       |   | · ·    |    |     |    |    |
|       | "DDR3_DM6"    |       |   | "A29"; |    | 170 |    |    |
|       | "DDR3_DM7"    |       |   | "A31"; |    | 187 |    |    |
| NE.I. | "DDR3_DQS0_N" | TOC = | = | "E12"; | ## | 10  | on | J1 |
|       |               |       |   |        |    |     |    |    |



```
## 12 on J1
NET "DDR3 DQS0 P"
                                  LOC = "D12";
NET "DDR3 DQS1 N"
                                  LOC = "J12";
                                                  ## 27 on J1
NET "DDR3 DQS1 P"
                                  LOC = "H12";
                                                  ## 29 on J1
NET "DDR3 DQS2 N"
                                  LOC = "A14";
                                                  ## 45 on J1
NET "DDR3_DQS2_P"
                                 LOC = "A13";
                                                 ## 47 on J1
                                 LOC = "H20";
NET "DDR3 DQS3 N"
                                                ## 62 on J1
NET "DDR3 DQS3 P"
                                 LOC = "H19";
                                                ## 64 on J1
                                 LOC = "C23";
NET "DDR3 DQS4 N"
                                                ## 135 on J1
                                 LOC = "B23";
NET "DDR3 DQS4 P"
                                                ## 137 on J1
                                                ## 152 on J1
                                 LOC = "A25";
NET "DDR3 DQS5 N"
                                 LOC = "B25";
                                                ## 154 on J1
NET "DDR3 DQS5 P"
                                 LOC = "G28";
LOC = "H27";
                                                  ## 169 on J1
NET "DDR3 DQS6 N"
NET "DDR3_DQS6_P"
                                                  ## 171 on J1
                                 LOC = "D30";
NET "DDR3_DQS7_N"
                                                 ## 186 on J1
                                 LOC = "C30";
NET "DDR3 DQS7_P"
                                                ## 188 on J1
NET "DDR3 ODT0"
                                 LOC = "F18";
                                                ## 116 on J1
NET "DDR3 ODT1"
                                 LOC = "E17";
                                                ## 120 on J1
NET "DDR3 RAS B"
                                 LOC = "L19";
                                                ## 110 on J1
NET "DDR3 RESET B"
                                 LOC = "E18";
                                                ## 30 on J1
                                                ## 114 on J1
                                 LOC = "K18";
NET "DDR3_S0_B"
                                                ## 121 on J1
NET "DDR3 S1 B"
                                  LOC = "K17";
NET "DDR3 TEMP EVENT"
                                  LOC = "D17";
                                                  ## 198 on J1
NET "DDR3_WE_B"
                                  LOC = "B17";
                                                  ## 113 on J1
##
NET "DVI D0"
                                 LOC = "AJ19"; ## 63 on U38 (thru series R111 47.5 ohm)
NET "DVI D1"
                                 LOC = "AH19"; ## 62 on U38 (thru series R110 47.5 ohm)
NET "DVI D2"
                                 LOC = "AM17"; ## 61 on U38 (thru series R109 47.5 ohm)
NET "DVI D3"
                                 LOC = "AM16"; ## 60 on U38 (thru series R108 47.5 ohm)
NET "DVI_D4"
                                 LOC = "AD17"; ## 59 on U38 (thru series R107 47.5 ohm)
NET "DVI D5"
                                  LOC = "AE17"; ## 58 on U38 (thru series R106 47.5 ohm)
NET "DVI D6"
                                  LOC = "AK18";
                                                  ## 55 on U38 (thru series R105 47.5 ohm)
NET "DVI D7"
                                  LOC = "AK17";
                                                  ## 54 on U38 (thru series R104 47.5 ohm)
                                 LOC = "AE18"; ## 53 on U38 (thru series R103 47.5 ohm)
NET "DVI D8"
NET "DVI D9"
                                 LOC = "AF18"; ## 52 on U38 (thru series R102 47.5 ohm)
NET "DVI D10"
                                 LOC = "AL16"; ## 51 on U38 (thru series R101 47.5 ohm)
NET "DVI D11"
                                 LOC = "AK16"; ## 50 on U38 (thru series R100 47.5 ohm)
NET "DVI DE"
                                  LOC = "AD16"; ## 2 on U38 (thru series R112 47.5 ohm)
                              LOC = "K9";
NET "DVI_GPIO1_FMC_C2M_PG_LS"
                                                  ## 18 on U32 (not wired to U38)
NET "DVI H"
                                  LOC = "AN17";
                                                  ## 4 on U38 (thru series R113 47.5 ohm)
NET "DVI RESET B LS"
                                  LOC = "AP17";
                                                  ## 2 on U32 (DVI RESET B pin 13 on U38)
NET "DVI V"
                                  LOC = "AD15";
                                                  ## 5 on U38 (thru series R114 47.5 ohm)
NET "DVI XCLK N"
                                  LOC = "AC17";
                                                  ## 56 on U38
                                                 ## 57 on U38
NET "DVI_XCLK_P"
                                  LOC = "AC18";
##
NET "FLASH AO"
                                 LOC = "AL8";
                                                ## 29 on U4, A1 on U27
NET "FLASH A1"
                                 LOC = "AK8";
                                                ## 25 on U4, B1 on U27
                                LOC = "AC9"; ## 24 on U4, C1 on U27
LOC = "AD10"; ## 23 on U4, D1 on U27
NET "FLASH_A2"
NET "FLASH A3"
                                 LOC = "C8"; ## 22 on U4, D2 on U27
NET "FLASH A4"
                                LOC = "B8";
LOC = "E9";
LOC = "E8";
NET "FLASH A5"
                                                  ## 21 on U4, A2 on U27
NET "FLASH_A6"
                                                 ## 20 on U4, C2 on U27
NET "FLASH A7"
                                                 ## 19 on U4, A3 on U27
                                 LOC = "A8";
NET "FLASH A8"
                                                 ## 8 on U4, B3 on U27
NET "FLASH_A9"
                                 LOC = "A9";
                                                 ## 7 on U4, C3 on U27
NET "FLASH A10"
                                 LOC = "D9";
                                                ## 6 on U4, D3 on U27
NET "FLASH_A11"
                                 LOC = "C9";
                                                 ## 5 on U4, C4 on U27
NET "FLASH A12"
                                 LOC = "D10";
                                                ## 4 on U4, A5 on U27
NET "FLASH A13"
                                  LOC = "C10";
                                                 ## 3 on U4, B5 on U27
                                  LOC = "F10";
NET "FLASH A14"
                                                  ## 2 on U4, C5 on U27
                                  LOC = "F9";
NET "FLASH A15"
                                                  ## 1 on U4, D7 on U27
NET "FLASH_A16"
                                 LOC = "AH8";
                                                ## 55 on U4, D8 on U27
                                 LOC = "AG8";
NET "FLASH A17"
                                                ## 18 on U4, A7 on U27
NET "FLASH A18"
                                 LOC = "AP9";
                                                ## 17 on U4, B7 on U27
NET "FLASH A19"
                                 LOC = "AN9";
                                                ## 16 on U4, C7 on U27
NET "FLASH A20"
                                 LOC = "AF10"; ## 11 on U4, C8 on U27
```



```
NET "FLASH A21"
                                        LOC = "AF9";
                                                          ## 10 on U4, A8 on U27
NET "FLASH A22"
                                        LOC = "AL9";
                                                          ## 9 on U4, G1 on U27
NET "FLASH A23"
                                        LOC = "AA23";
                                                          ## 26 on U4
NET "FLASH_DO"
                                        LOC = "AF24";
                                                          ## 34 on U4 (thru series R215 100 ohm), F2 on U27
NET "FLASH_D1"
                                       LOC = "AF25";
                                                          ## 36 on U4 (thru series R216 100 ohm), E2 on U27
                                       LOC = "W24";
NET "FLASH D2"
                                                          ## 39 on U4 (thru series R217 100 ohm), G3 on U27
NET "FLASH D3"
                                      LOC = "V24";
                                                        ## 41 on U4 (thru series R218 100 ohm), E4 on U27
 NET "FLASH D4"
                                      LOC = "H24"; ## 47 on U4 (thru series R219 100 ohm), E5 on U27
                                      LOC = "H25"; ## 49 on U4 (thru series R220 100 ohm), G5 on U27
 NET "FLASH D5"
                                      LOC = "P24";
                                                       ## 51 on U4 (thru series R221 100 ohm), G6 on U27
 NET "FLASH D6"
                                      LOC = "R24";
                                                       ## 53 on U4 (thru series R222 100 ohm), H7 on U27
 NET "FLASH D7"
 NET "FLASH D8"
                                        LOC = "G23";
                                                          ## 35 on U4 (thru series R223 100 ohm), E1 on U27
                                       LOC = "H23";
NET "FLASH D9"
                                                          ## 37 on U4 (thru series R224 100 ohm), E3 on U27
                                       LOC = "N24";
NET "FLASH D10"
                                                         ## 40 on U4 (thru series R225 100 ohm), F3 on U27
NET "FLASH D11"
                                      LOC = "N23";
                                                        ## 42 on U4 (thru series R226 100 ohm), F4 on U27
NET "FLASH D12"
                                      LOC = "F23";
                                                       ## 48 on U4 (thru series R227 100 ohm), F5 on U27
 NET "FLASH D13"
                                      LOC = "F24"; ## 50 on U4 (thru series R228 100 ohm), H5 on U27
NET "FLASH D14"
                                      LOC = "L24"; ## 52 on U4 (thru series R229 100 ohm), G7 on U27
NET "FLASH D15"
                                       LOC = "M23";
                                                       ## 54 on U4 (thru series R230 100 ohm), E7 on U27
                                      LOC = "J26";
 NET "FLASH WAIT"
                                                         ## 56 on U4
                                      LOC = "AF23";
 NET "FPGA FWE B"
                                                         ## 14 on U4, G8 on U27
 NET "FPGA FOE B"
                                        LOC = "AA24"; ## 32 on U4, F8 on U27
 NET "FPGA_CCLK"
                                       LOC = "K8";
                                                          ##
                                                                        F1 on U27
                                       LOC = "AC23"; ##
NET "PLATFLASH_L_B"
                                                                       H1 on U27
 NET "FPGA FCS B"
                                      LOC = "Y24"; ## 30 on U4, B4 on U27 (U10 and switch S2.2 setting
 ##
                                                             select either U4 or U27)
 ##
 NET "FMC HPC CLK0 M2C N"
                                       LOC = "K23";
                                                          ## H5 on J64
                                                          ## H4 on J64
 NET "FMC_HPC_CLK0_M2C_P"
                                       LOC = "K24";
                                       LOC = "AP21";
 NET "FMC_HPC_CLK1_M2C_N"
                                                          ## G3 on J64
NET "FMC_HPC_CLK1_M2C_P"

NET "FMC_HPC_CLK2_M2C_IO_N"

NET "FMC_HPC_CLK2_M2C_IO_P"

LOC = "AC30"; ## 15 on U83

NET "FMC_HPC_CLK2_M2C_IO_P"

LOC = "AD30"; ## 16 on U83

NET "FMC_HPC_CLK2_M2C_MGT_C_N"

LOC = "AB5"; ## 2 on seri

NET "FMC_HPC_CLK2_M2C_MGT_C_P"

LOC = "AB6"; ## 2 on seri

NET "FMC_HPC_CLK3_M2C_IO_N"

LOC = "AF34"; ## J3 on J64

NET "FMC_HPC_CLK3_M2C_IO_P"

LOC = "AE34"; ## J2 on J64

NET "FMC_HPC_CLK3_M2C_MGT_C_N"

LOC = "AH6"; ## 2 on seri

NET "FMC_HPC_CLK3_M2C_MGT_C_P"

LOC = "AH6"; ## 2 on seri

NET "FMC_HPC_CLK3_M2C_MGT_C_P"

LOC = "AB2"; ## C3 on J64
                                                          ## 2 on series C399 0.1uF
                                                        ## 2 on series C398 0.1uF
                                                          ## 2 on series C397 0.1uF
                                                         ## 2 on series C396 0.1uF
 NET "FMC HPC DP0 C2M P"
                                        LOC = "AB1";
                                                          ## C2 on J64
                                        LOC = "AC4";
 NET "FMC_HPC_DP0_M2C_N"
                                                          ## C7 on J64
 NET "FMC HPC DP0 M2C P"
                                      LOC = "AC3";
                                                         ## C6 on J64
 NET "FMC HPC DP1 C2M N"
                                      LOC = "AD2";
                                                         ## A23 on J64
 NET "FMC HPC DP1 C2M P"
                                      LOC = "AD1";
                                                        ## A22 on J64
                                      LOC = "AE4";
 NET "FMC HPC DP1 M2C N"
                                                        ## A3 on J64
                                      LOC = "AE3";
LOC = "AF2";
 NET "FMC_HPC_DP1_M2C_P"
                                                        ## A2 on J64
                                                        ## A27 on J64
 NET "FMC_HPC_DP2_C2M_N"
                                       LOC = "AF1";
 NET "FMC_HPC_DP2_C2M_P"
                                                          ## A26 on J64
 NET "FMC_HPC_DP2_M2C_N"
                                        LOC = "AF6";
                                                          ## A7 on J64
                                      LOC = "AF5";
 NET "FMC HPC DP2 M2C P"
                                                          ## A6 on J64
NET "FMC_HPC_DP3_C2M_N"
                                      LOC = "AH2";
                                                         ## A31 on J64
                                                         ## A30 on J64
 NET "FMC HPC DP3 C2M P"
                                       LOC = "AH1";
 NET "FMC_HPC_DP3_M2C_N"
                                      LOC = "AG4";
                                                        ## A11 on J64
 NET "FMC HPC DP3 M2C P"
                                       LOC = "AG3";
                                                        ## A10 on J64
 NET "FMC_HPC_DP4_C2M_N"
                                      LOC = "AK2";
                                                        ## A35 on J64
                                       LOC = "AK1";
 NET "FMC_HPC_DP4_C2M_P"
                                                         ## A34 on J64
 NET "FMC HPC DP4 M2C N"
                                        LOC = "AJ4";
                                                          ## A15 on J64
 NET "FMC_HPC_DP4_M2C_P"
                                        LOC = "AJ3";
                                                          ## A14 on J64
                                        LOC = "AM2";
 NET "FMC_HPC_DP5_C2M_N"
                                                          ## A39 on J64
NET "FMC HPC DP5 C2M P"
                                       LOC = "AM1";
                                                          ## A38 on J64
                                       LOC = "AL4";
 NET "FMC HPC DP5 M2C N"
                                                          ## A19 on J64
 NET "FMC HPC DP5 M2C P"
                                      LOC = "AL3";
                                                         ## A18 on J64
 NET "FMC HPC DP6 C2M N"
                                       LOC = "AN4";
                                                        ## B37 on J64
 NET "FMC_HPC_DP6_C2M_P"
                                       LOC = "AN3";
                                                          ## B36 on J64
```



| NET | "FMC HPC DP6 M2C N"     | LOC = | "AM6";  | ## | B17 | on | J64 |
|-----|-------------------------|-------|---------|----|-----|----|-----|
| NET | "FMC HPC DP6 M2C P"     | LOC = | "AM5";  | ## | B16 | on | J64 |
|     | "FMC HPC DP7 C2M N"     | LOC = | "AP2";  | ## | B33 | on | J64 |
|     | "FMC HPC DP7 C2M P"     |       | "AP1";  |    | B32 |    |     |
|     |                         |       | "AP6";  |    | B13 |    |     |
|     | "FMC_HPC_DP7_M2C_N"     |       | •       |    |     |    |     |
|     | "FMC_HPC_DP7_M2C_P"     |       | "AP5";  |    | B12 |    |     |
| NET | "FMC_HPC_GBTCLK0_M2C_N" | LOC = | "AD5";  | ## | D5  | on | J64 |
| NET | "FMC_HPC_GBTCLK0_M2C_P" | LOC = | "AD6";  | ## | D4  | on | J64 |
| NET | "FMC HPC GBTCLK1 M2C N" | LOC = | "AK5";  | ## | B21 | on | J64 |
| NET | "FMC HPC GBTCLK1 M2C P" | LOC = | "AK6";  | ## | B20 | on | J64 |
|     | "FMC HPC HA00 CC N"     |       | "AF33"; |    | F5  |    | J64 |
|     | "FMC HPC HA00 CC P"     |       | "AE33"; |    | F4  |    | J64 |
|     |                         |       | •       |    |     |    |     |
|     | "FMC_HPC_HA01_CC_N"     |       | "AC29"; |    | E3  |    | J64 |
| NET | "FMC_HPC_HA01_CC_P"     |       | "AD29"; | ## | E2  | on | J64 |
| NET | "FMC_HPC_HA02_N"        | LOC = | "AC25"; | ## | K8  | on | J64 |
| NET | "FMC_HPC_HA02_P"        | LOC = | "AB25"; | ## | K7  | on | J64 |
| NET | "FMC HPC HA03 N"        | LOC = | "Y26";  | ## | J7  | on | J64 |
|     | "FMC HPC HA03 P"        | LOC = | "AA25"; | ## | J6  | on | J64 |
|     | "FMC HPC HA04 N"        |       | "AC28"; |    | F8  |    | J64 |
|     |                         |       | =       |    |     |    |     |
|     | "FMC_HPC_HA04_P"        |       | "AB28"; |    | F7  |    | J64 |
|     | "FMC_HPC_HA05_N"        |       | "AC27"; |    | E7  |    | J64 |
| NET | "FMC_HPC_HA05_P"        | LOC = | "AB27"; | ## | E6  | on | J64 |
| NET | "FMC_HPC_HA06_N"        | LOC = | "AA29"; | ## | K11 | on | J64 |
| NET | "FMC HPC HA06 P"        | LOC = | "AA28"; | ## | K10 | on | J64 |
| NET | "FMC HPC HA07 N"        | LOC = | "AB26"; | ## | J10 | on | J64 |
|     | "FMC HPC HA07 P"        |       | "AA26"; |    | J9  |    | J64 |
|     | "FMC HPC HA08 N"        |       | "AF31"; |    | F11 |    |     |
|     |                         |       | •       |    |     |    |     |
|     | "FMC_HPC_HA08_P"        |       | "AG31"; |    | F10 |    |     |
|     | "FMC_HPC_HA09_N"        |       | "AB31"; |    | E10 |    |     |
| NET | "FMC_HPC_HA09_P"        |       | "AB30"; | ## | E9  | on | J64 |
| NET | "FMC_HPC_HA10_N"        | LOC = | "AC34"; | ## | K14 | on | J64 |
| NET | "FMC HPC HA10 P"        | LOC = | "AD34"; | ## | K13 | on | J64 |
|     | "FMC HPC HA11 N"        | LOC = | "AG32"; | ## | J13 | on | J64 |
|     | "FMC HPC HA11 P"        |       | "AG33"; |    | J12 |    |     |
|     | "FMC HPC HA12 N"        |       | "AE32"; |    | F14 |    |     |
|     |                         |       | •       |    |     |    |     |
|     | "FMC_HPC_HA12_P"        |       | "AD32"; |    | F13 |    |     |
|     | "FMC_HPC_HA13_N"        |       | "AD31"; |    | E13 |    |     |
| NET | "FMC_HPC_HA13_P"        | LOC = | "AE31"; | ## | E12 | on | J64 |
| NET | "FMC_HPC_HA14_N"        | LOC = | "AA31"; | ## | J16 | on | J64 |
| NET | "FMC_HPC_HA14_P"        | LOC = | "AA30"; | ## | J15 | on | J64 |
| NET | "FMC HPC HA15 N"        | LOC = | "AC32"; | ## | F17 | on | J64 |
|     | "FMC HPC HA15 P"        | LOC = | "AB32"; | ## | F16 | on | J64 |
|     | "FMC HPC HA16 N"        |       | "AB33"; |    | E16 |    |     |
|     |                         |       | -       |    | E15 |    |     |
|     | "FMC_HPC_HA16_P"        |       | "AC33"; |    |     |    |     |
|     | "FMC_HPC_HA17_CC_N"     |       | "W30";  |    | K17 |    |     |
|     | "FMC_HPC_HA17_CC_P"     | LOC = | "V30";  |    | K16 |    |     |
| NET | "FMC_HPC_HA18_N"        |       | "T34";  | ## | J19 | on | J64 |
| NET | "FMC_HPC_HA18_P"        | LOC = | "T33";  | ## | J18 | on | J64 |
| NET | "FMC HPC HA19 N"        | LOC = | "U32";  | ## | F20 | on | J64 |
|     | "FMC HPC HA19 P"        | LOC = | "U33";  | ## | F19 | on | J64 |
|     | "FMC HPC HA20 N"        |       | "V33";  |    | E19 |    |     |
|     | "FMC HPC HA20 P"        |       | "V32";  |    | E18 |    |     |
|     |                         |       |         |    |     |    |     |
|     | "FMC_HPC_HA21_N"        |       | "U30";  |    | K20 |    |     |
|     | "FMC_HPC_HA21_P"        |       | "U31";  |    | K19 |    |     |
| NET | "FMC_HPC_HA22_N"        |       | "V29";  | ## | J22 | on | J64 |
| NET | "FMC_HPC_HA22_P"        | LOC = | "U28";  | ## | J21 | on | J64 |
| NET | "FMC_HPC_HA23_N"        | LOC = | "U27";  | ## | K23 | on | J64 |
|     | "FMC HPC HA23 P"        | LOC = | "U26";  | ## | K22 | on | J64 |
|     | "FMC HPC HB00 CC N"     |       | "AG30"; |    | K26 |    |     |
|     | "FMC HPC HB00 CC P"     |       | "AF30"; |    | K25 |    |     |
|     |                         |       |         |    |     |    |     |
|     | "FMC_HPC_HB01_N"        |       | "AM32"; |    | J25 |    |     |
|     | "FMC_HPC_HB01_P"        |       | "AN32"; |    | J24 |    |     |
|     | "FMC_HPC_HB02_N"        | LOC = | "AP33"; | ## | F23 |    |     |
| NET | "FMC_HPC_HB02_P"        | LOC = | "AP32"; | ## | F22 | on | J64 |
| NET | "FMC_HPC_HB03_N"        |       | "AM31"; |    | E22 | on | J64 |
|     |                         |       |         |    |     |    |     |



| NET   | "FMC_HPC_HB03_P"    | LOC =  | "AL30"; | ## | E21 | on  | J64  |
|-------|---------------------|--------|---------|----|-----|-----|------|
| NET   | "FMC HPC HB04 N"    | LOC =  | "AL33"; | ## | F26 | on  | J64  |
|       | "FMC HPC HB04 P"    |        | "AM33"; |    | F25 |     |      |
|       |                     | TOC -  | "AN34"; |    |     |     |      |
|       | "FMC_HPC_HB05_N"    |        |         |    | E25 |     |      |
| NET   | "FMC_HPC_HB05_P"    | LOC =  | "AN33"; | ## | E24 | on  | J64  |
| NET   | "FMC HPC HB06 CC N" | LOC =  | "AE26"; | ## | K29 | on  | J64  |
|       | "FMC_HPC_HB06_CC_P" | TIOC = | "AF26"; | ## | K28 | on  | .T64 |
|       |                     |        | •       |    |     |     |      |
|       | "FMC_HPC_HB07_N"    |        | "AH34"; |    | J28 |     |      |
| NET   | "FMC_HPC_HB07_P"    | LOC =  | "AJ34"; | ## | J27 | on  | J64  |
| NET   | "FMC HPC HB08 N"    | LOC =  | "AK32"; | ## | F29 | on  | J64  |
|       | "FMC HPC HB08 P"    |        | "AK33"; | ## | F28 | on  | .T64 |
|       |                     |        |         |    |     |     |      |
|       | "FMC_HPC_HB09_N"    |        | "AK34"; |    | E28 |     |      |
| NET   | "FMC_HPC_HB09_P"    | LOC =  | "AL34"; | ## | E27 | on  | J64  |
| NET   | "FMC HPC HB10 N"    | LOC =  | "AF29"; | ## | K32 | on  | J64  |
|       | "FMC HPC HB10 P"    |        | "AF28"; |    | K31 |     |      |
|       |                     | TOC -  | HIZO ,  |    |     |     |      |
|       | "FMC_HPC_HB11_N"    | TOC =  | "AJ30"; |    | J31 |     |      |
| NET   | "FMC_HPC_HB11_P"    | LOC =  | "AJ29"; | ## | J30 | on  | J64  |
| NET   | "FMC HPC HB12 N"    | LOC =  | "AJ32"; | ## | F32 | on  | J64  |
|       | "FMC HPC HB12 P"    | TIOC = | "AJ31"; | ## | F31 | on  | .T64 |
|       |                     |        |         |    |     |     |      |
|       | "FMC_HPC_HB13_N"    |        | "AH32"; |    | E31 |     |      |
| NET   | "FMC_HPC_HB13_P"    | LOC =  | "AH33"; | ## | E30 | on  | J64  |
| NET   | "FMC HPC HB14 N"    | LOC =  | "AD27"; | ## | K35 | on  | J64  |
|       | "FMC HPC HB14 P"    |        | "AE27"; |    | K34 |     |      |
|       |                     |        |         |    |     |     |      |
|       | "FMC_HPC_HB15_N"    |        | "AE29"; |    | J34 |     |      |
| NET   | "FMC_HPC_HB15_P"    | LOC =  | "AE28"; | ## | J33 | on  | J64  |
| NET   | "FMC HPC HB16 N"    | LOC =  | "AH30"; | ## | F35 | on  | J64  |
|       | "FMC HPC HB16 P"    |        | "AH29"; |    | F34 |     |      |
|       |                     | TOC -  | M125 ,  |    |     |     |      |
|       | "FMC_HPC_HB17_CC_N" |        | "AG28"; |    | K38 |     |      |
| NET   | "FMC_HPC_HB17_CC_P" | LOC =  | "AG27"; | ## | K37 | on  | J64  |
| NET   | "FMC HPC HB18 N"    | LOC =  | "AD26"; | ## | J37 | on  | J64  |
|       | "FMC HPC HB18 P"    |        | "AD25"; |    | J36 |     |      |
|       |                     |        |         |    |     |     |      |
|       | "FMC_HPC_HB19_N"    | TOC. = | "AK31"; |    | E34 |     |      |
| NET   | "FMC_HPC_HB19_P"    | LOC =  | "AL31"; | ## | E33 | on  | J64  |
| NET   | "FMC HPC LA00 CC N" | LOC =  | "AF21"; | ## | G7  | on  | J64  |
|       | "FMC HPC LA00 CC P" | T.OC - | "AF20"; | ## | G6  | on  | J64  |
|       |                     |        | -       |    |     |     |      |
|       | "FMC_HPC_LA01_CC_N" |        | "AL19"; |    | D9  |     | J64  |
| NET   | "FMC_HPC_LA01_CC_P" | LOC =  | "AK19"; | ## | D8  | on  | J64  |
| NET   | "FMC HPC LA02 N"    | LOC =  | "AD20"; | ## | Н8  | on  | J64  |
|       | "FMC HPC LA02 P"    | TiOC = | "AC20"; | ## | Н7  | on  | J64  |
|       |                     |        | "AD19"; |    | G10 |     |      |
|       | "FMC_HPC_LA03_N"    |        | •       |    |     |     |      |
| NET   | "FMC_HPC_LA03_P"    | LOC =  | "AC19"; | ## | G9  | on  | J64  |
| NET   | "FMC HPC LA04 N"    |        | "AE19"; | ## | H11 | on  | J64  |
| NET   | "FMC_HPC_LA04_P"    | TIOC = | "AF19"; | ## | H10 | on  | .T64 |
|       |                     |        |         |    | D12 |     |      |
|       | "FMC_HPC_LA05_N"    |        | "AH22"; |    |     |     |      |
| NET   | "FMC_HPC_LA05_P"    | LOC =  | "AG22"; | ## | D11 | on  | J64  |
| NET   | "FMC HPC LA06 N"    | LOC =  | "AG21"; | ## | C11 | on  | J64  |
| NET   | "FMC HPC LA06 P"    | LOC =  | "AG20"; | ## | C10 | on  | J64  |
|       | "FMC HPC LA07 N"    |        | "AJ21"; |    | H14 |     |      |
|       |                     | шос –  | AUZI,   |    |     |     |      |
|       | "FMC_HPC_LA07_P"    | LOC =  | "AK21"; |    | H13 |     |      |
| NET   | "FMC_HPC_LA08_N"    | LOC =  | "AJ22"; | ## | G13 | on  | J64  |
| NET   | "FMC HPC LA08 P"    | LOC =  | "AK22"; | ## | G12 | on  | J64  |
|       | "FMC HPC LA09 N"    | T.OC - | "AL18"; |    | D15 |     |      |
|       |                     | TOC -  | ALLO,   |    |     |     |      |
| NE.I. | "FMC_HPC_LA09_P"    |        | "AM18"; |    | D14 |     |      |
| NET   | "FMC_HPC_LA10_N"    | LOC =  | "AL20"; | ## | C15 | on  | J64  |
| NET   | "FMC HPC LA10 P"    | LOC =  | "AM20"; | ## | C14 | on  | J64  |
|       | "FMC HPC LA11 N"    |        | "AN22"; |    | H17 |     |      |
|       |                     |        |         |    |     |     |      |
|       | "FMC_HPC_LA11_P"    | TOC =  | "AM22"; |    | H16 |     |      |
| NET   | "FMC_HPC_LA12_N"    | LOC =  | "AL21"; | ## | G16 | on  | J64  |
| NET   | "FMC HPC LA12 P"    |        | "AM21"; | ## | G15 | on  | J64  |
|       | "FMC HPC LA13 N"    |        | "AN18"; |    | D18 |     |      |
|       |                     | TOC -  | "AP19"; |    |     |     |      |
|       | "FMC_HPC_LA13_P"    |        |         |    | D17 |     |      |
| NET   | "FMC_HPC_LA14_N"    | LOC =  | "AN20"; | ## | C19 | on  | J64  |
| NET   | "FMC_HPC_LA14_P"    | LOC =  | "AN19"; | ## | C18 | on  | J64  |
|       | "FMC HPC LA15 N"    | LOC =  | "AL23"; |    | H20 |     |      |
|       |                     |        | "AM23"; |    | H19 |     |      |
| MET   | "FMC_HPC_LA15_P"    | TOC =  | AM23";  | ## | птЭ | 110 | 004  |
|       |                     |        |         |    |     |     |      |



| NET  | "FMC_HPC_LA16_N"                            | LOC = | "AN23"; | ## | G19 | on  | J64 |
|------|---------------------------------------------|-------|---------|----|-----|-----|-----|
| NET  | "FMC_HPC_LA16_P"                            | LOC = | "AP22"; | ## | G18 | on  | J64 |
| NET  | "FMC_HPC_LA17_CC_N"                         | LOC = | "AM27"; | ## | D21 | on  | J64 |
| NET  | "FMC_HPC_LA17_CC_P"                         | LOC = | "AN27"; | ## | D20 | on  | J64 |
| NET  | "FMC_HPC_LA18_CC_N"                         | LOC = | "AJ25"; | ## | C23 | on  | J64 |
| NET  | "FMC_HPC_LA18_CC_P"                         | LOC = | "AH25"; | ## | C22 | on  | J64 |
| NET  | "FMC_HPC_LA19_N"                            | LOC = | "AN24"; | ## | H23 | on  | J64 |
| NET  | "FMC_HPC_LA19_P"                            | LOC = | "AN25"; | ## | H22 | on  | J64 |
| NET  | "FMC_HPC_LA20_N"                            | LOC = | "AL24"; | ## | G22 | on  | J64 |
| NET  | "FMC_HPC_LA20_P"                            | LOC = | "AK23"; | ## | G21 | on  | J64 |
| NET  | "FMC_HPC_LA21_N"                            | LOC = | "AP29"; | ## | H26 | on  | J64 |
| NET  | "FMC HPC LA21 P"                            | LOC = | "AN29"; | ## | H25 | on  | J64 |
| NET  | "FMC HPC LA22 N"                            | LOC = | "AP26"; | ## | G25 | on  | J64 |
| NET  | "FMC HPC LA22 P"                            | LOC = | "AP27"; | ## | G24 | on  | J64 |
| NET  | "FMC HPC LA23 N"                            | LOC = | "AM26"; | ## | D24 | on  | J64 |
| NET  | "FMC HPC LA23 P"                            | LOC = | "AL26"; |    | D23 | on  | J64 |
| NET  | "FMC HPC LA24 N"                            | LOC = | "AM30"; | ## | H29 | on  | J64 |
|      | "FMC HPC LA24 P"                            | LOC = | "AN30"; | ## | H28 | on  | J64 |
| NET  | "FMC HPC LA25 N"                            |       | "AM28"; |    | G28 | on  | J64 |
|      | "FMC HPC LA25 P"                            |       | "AN28"; | ## | G27 | on  | J64 |
|      | "FMC HPC LA26 N"                            | LOC = | "AL25"; | ## | D27 | on  | J64 |
|      | "FMC HPC LA26 P"                            | LOC = | "AM25"; |    | D26 |     |     |
|      | "FMC HPC LA27 N"                            | LOC = | "AP31"; |    | C27 |     |     |
|      | "FMC HPC LA27 P"                            |       | "AP30"; |    | C26 |     |     |
|      | "FMC HPC LA28 N"                            |       | "AJ27"; |    | H32 |     |     |
|      | "FMC HPC LA28 P"                            |       | "AK27"; |    | H31 |     |     |
|      | "FMC HPC LA29 N"                            |       | "AK28"; |    | G31 |     |     |
|      | "FMC HPC LA29 P"                            | LOC = | "AL28"; |    | G30 |     |     |
|      | "FMC HPC LA30 N"                            | LOC = | "AK24"; |    | H35 |     |     |
|      | "FMC HPC LA30 P"                            |       | "AJ24"; |    | H34 |     |     |
|      | "FMC HPC LA31 N"                            |       | "AK29"; |    | G34 |     |     |
|      | "FMC HPC LA31 P"                            |       | "AL29"; |    | G33 |     |     |
|      | "FMC HPC LA32 N"                            |       | "AG26"; |    | H38 |     |     |
|      | "FMC HPC LA32 P"                            |       | "AG25"; |    | H37 |     |     |
|      | "FMC HPC LA33 N"                            |       | "AH24"; |    | G37 |     |     |
|      | "FMC HPC LA33 P"                            |       | "AH23"; |    | G36 |     |     |
| NET  | "FMC HDC DG M2C I.S"                        |       | "J27";  |    | F1  |     |     |
| MET  | "FMC_HPC_PG_M2C_LS" "FMC_HPC_PRSNT_M2C_L"   |       | "AP25"; |    | H2  |     |     |
| ##   | TMC_III C_TRONT_M2C_H                       | пос = | ALZJ,   | ππ | 112 | OII | 004 |
|      | "FMC LPC CLK0 M2C N"                        | LOC - | "B10";  | ## | H5  | on  | J63 |
|      | "FMC LPC CLKO M2C P"                        |       | "A10";  |    | H4  |     | J63 |
|      | "FMC LPC CLK1 M2C N"                        |       | "G33";  |    | G3  |     | J63 |
|      | "FMC LPC CLK1 M2C P"                        |       | "F33";  |    | G2  |     | J63 |
|      | "FMC_LPC_DPO_C2M_N"                         |       | "D2";   |    | C3  |     | J63 |
|      | "FMC LPC DP0 C2M P"                         |       | "D1";   |    | C2  |     | J63 |
|      | "FMC LPC DPO M2C N"                         |       | "G4";   |    | C7  |     | J63 |
|      | "FMC LPC DP0 M2C P"                         |       | "G3";   |    | C6  |     | J63 |
|      | "FMC_LPC_DPU_M2C_P" "FMC_LPC_GBTCLK0_M2C_N" |       | "M5";   |    | D5  |     | J63 |
|      | "FMC LPC GBTCLKO M2C P"                     |       | "M6";   |    | D4  |     | J63 |
|      | "FMC LPC IIC SCL LS"                        |       | "AF13"; | ## |     |     | Q26 |
|      | "FMC LPC IIC SDA LS"                        |       | "AG13"; | ## |     |     |     |
|      |                                             |       | •       |    |     |     | Q27 |
|      | "FMC_LPC_LA00_CC_N"                         |       | "K27";  |    | G7  |     | J63 |
|      | "FMC_LPC_LA00_CC_P"                         |       | "K26";  |    | G6  |     | J63 |
|      | "FMC_LPC_LA01_CC_N"                         |       | "E31";  |    | D9  |     | J63 |
|      | "FMC_LPC_LA01_CC_P"                         |       | "F31";  |    | D8  |     | J63 |
|      | "FMC_LPC_LA02_N"                            |       | "H30";  |    | H8  |     | J63 |
|      | "FMC_LPC_LA02_P"                            |       | "G31";  |    | H7  |     | J63 |
|      | "FMC_LPC_LA03_N"                            |       | "J32";  |    | G10 |     |     |
|      | "FMC_LPC_LA03_P"                            |       | "J31";  |    | G9  |     | J63 |
|      | "FMC_LPC_LA04_N"                            |       | "J29";  |    | H11 |     |     |
|      | "FMC_LPC_LA04_P"                            |       | "K28";  |    | H10 |     |     |
|      | "FMC_LPC_LA05_N"                            |       | "H33";  |    | D12 |     |     |
|      | "FMC_LPC_LA05_P"                            |       | "H34";  |    | D11 |     |     |
|      | "FMC_LPC_LA06_N"                            |       | "J34";  |    | C11 |     |     |
| NET. | "FMC_LPC_LA06_P"                            | TOC = | "K33";  | ## | C10 | on  | U63 |
|      |                                             |       |         |    |     |     |     |



```
NET "FMC_LPC_LA07_N"

NET "FMC_LPC_LA07_P"

NET "FMC_LPC_LA08_N"

NET "FMC_LPC_LA08_N"

LOC = "K29"; ## H13 on J63

NET "FMC_LPC_LA08_N"

LOC = "K29"; ## 613 on J63

NET "FMC_LPC_LA08_N"

LOC = "L26"; ## 613 on J63

NET "FMC_LPC_LA09_N"

LOC = "L26"; ## D15 on J63

NET "FMC_LPC_LA09_N"

LOC = "L26"; ## D15 on J63

NET "FMC_LPC_LA10,N"

LOC = "L26"; ## D15 on J63

NET "FMC_LPC_LA10_N"

LOC = "R30"; ## C15 on J63

NET "FMC_LPC_LA10_N"

LOC = "B30"; ## C15 on J63

NET "FMC_LPC_LA10_N"

LOC = "B30"; ## C15 on J63

NET "FMC_LPC_LA11_N"

LOC = "B32"; ## H16 on J63

NET "FMC_LPC_LA11_N"

LOC = "B32"; ## H16 on J63

NET "FMC_LPC_LA11_P"

LOC = "B32"; ## H16 on J63

NET "FMC_LPC_LA11_N"

LOC = "B34"; ## D18 on J63

NET "FMC_LPC_LA13_N"

LOC = "B34"; ## D18 on J63

NET "FMC_LPC_LA13_N"

LOC = "B34"; ## C19 on J63

NET "FMC_LPC_LA13_P"

LOC = "B34"; ## C19 on J63

NET "FMC_LPC_LA14_N"

LOC = "B34"; ## C19 on J63

NET "FMC_LPC_LA15_N"

LOC = "B34"; ## H19 on J63

NET "FMC_LPC_LA16_N"

LOC = "B34"; ## G19 on J63

NET "FMC_LPC_LA16_N"

LOC = "B34"; ## G19 on J63

NET "FMC_LPC_LA16_N"

LOC = "B34"; ## G19 on J63

NET "FMC_LPC_LA16_N"

LOC = "B34"; ## G19 on J63

NET "FMC_LPC_LA16_N"

LOC = "B34"; ## G19 on J63

NET "FMC_LPC_LA16_N"

LOC = "B34"; ## G19 on J63

NET "FMC_LPC_LA16_N"

LOC = "B34"; ## G19 on J63

NET "FMC_LPC_LA16_N"

LOC = "B34"; ## G19 on J63

NET "FMC_LPC_LA16_N"

LOC = "B34"; ## G19 on J63

NET "FMC_LPC_LA16_N"

LOC = "B34"; ## G19 on J63

NET "FMC_LPC_LA16_N"

LOC = "B34"; ## G19 on J63

NET "FMC_LPC_LA16_N"

LOC = "B34"; ## G19 on J63

NET "FMC_LPC_LA16_N"

LOC = "B34"; ## G19 on J63

NET "FMC_LPC_LA16_N"

LOC = "R32"; ## G19 on J63

NET "FMC_LPC_LA16_N"

LOC = "R32"; ## G19 on J63

NET "FMC_LPC_LA16_N"

LOC = "N32"; ## G19 on J63

NET "FMC_LPC_LA18_CC_P"

LOC = "N32"; ## G19 on J63

NET "FMC_LPC_LA18_CC_P"

LOC = "N32"; ## G19 on J63

NET "FMC_LPC_LA20_N"

LOC = "R32"; ## G19 on J63

NET "FMC_LPC_LA20_N"

LOC = "R32"; ## G24 on J63

NET "FMC_LPC_LA20_N"

LOC = "R32"; ## G24 on J63

NET "FMC_LPC_LA20_N"

LO
     NET "FMC LPC LA07 N"
                                                                                                                                                                                       LOC = "H32";
                                                                                                                                                                                                                                                                       ## H14 on J63
      ## NET "FPGA CCLK"
                                                                                                                                                                                 LOC = "K8"; ## SEE NET "FLASH_NN" GROUP
      NET "FPGA DONE"
                                                                                                                                                                                      LOC = "R8";
                                                                                                                                                                                                                                                                    ## 2 on "DONE" LED DS13
                                                                                                                                                                                                                                                                    ## 4 on J35
## 2 on J35
      NET "FPGA DX N"
                                                                                                                        LOC = "W1/"; ## 4 on J35

LOC = "W18"; ## 2 on J35

LOC = "Y24"; ## SEE NET "FLASH_NN" GROUP

LOC = "AA24"; ## SEE NET "FLASH_NN" GROUP

LOC = "AF23"  ## SEE NET "FLASH_NN" GROUP
                                                                                                                                                                                      LOC = "W17";
      NET "FPGA DX P"
      ## NET "FPGA FCS B"
      ## NET "FPGA_FOE_B"
      ## NET "FPGA_FWE_B"
                                                                                                                                                                                LOC = "AF23"; ## SEE NET "FLASH NN" GROUP
      NET "FPGA_INIT_B"
                                                                                                                                                                                 LOC = "P8"; ## 1 on Q14 ("INIT" LED DS31 driver)
```



```
NET "FPGA MO"
                                   LOC = "U8"; ## 3 on S2 DIP switch (active-High)
NET "FPGA M1"
                                   LOC = "W8"; ## 4 on S2 DIP switch (active-High)
                                   LOC = "V8";
NET "FPGA M2"
                                                   ## 4
                                                         on S2 DIP switch (active-High)
                                                        on SW4 pushbutton (active-Low)
NET "FPGA_PROG_B"
                                  LOC = "L8";
                                                   ## 1
NET "FPGA_TCK"
                                 LOC = "AE8";
                                                   ## 80 on U19
                                                  ## 82 on U19
NET "FPGA TDI"
                                 LOC = "AD8";
NET "FPGA TMS"
                                  LOC = "AF8";
                                                 ## 85 on U19
NET "FPGA VBATT"
                                  LOC = "N8";
                                                 ## 1 on B1 (battery + terminal)
##
NET "GPIO DIP SW1"
                                 LOC = "D22"; ## 1 on SW1 DIP switch (active-High)
                                LOC = "C22"; ## 2 on SW1 DIP switch (active-High)
LOC = "L21"; ## 3 on SW1 DIP switch (active-High)
LOC = "L20"; ## 4 on SW1 DIP switch (active-High)
NET "GPIO DIP SW2"
                                                ## 3 on SW1 DIP switch (active-High)
## 4 on SW1 DIP switch (active-High)
NET "GPIO DIP SW3"
NET "GPIO DIP SW4"
                                 LOC = "C18";
                                                  ## 5 on SW1 DIP switch (active-High)
NET "GPIO DIP SW5"
                                 LOC = "B18";
                                                ## 6 on SW1 DIP switch (active-High)
NET "GPIO DIP SW6"
NET "GPIO DIP SW7"
                                 LOC = "K22"; ## 7 on SW1 DIP switch (active-High)
NET "GPIO DIP SW8"
                                  LOC = "K21"; ## 8 on SW1 DIP switch (active-High)
NET "GPIO LED 0"
                                  LOC = "AC22"; ## 2 on LED DS12, 1 on J62
NET "GPIO_LED_1"
                                  LOC = "AC24"; ## 2 on LED DS11, 2 on J62
                                                  ## 2 on LED DS9, 3 on J62
NET "GPIO LED 2"
                                   LOC = "AE22";
NET "GPIO LED 3"
                                   LOC = "AE23";
                                                   ## 2
                                                         on LED DS10, 4 on J62
                                                   ## 2 on LED DS15, 5 on J62
                                  LOC = "AB23";
NET "GPIO LED 4"
NET "GPIO_LED_5"
                                                   ## 2 on LED DS14, 6 on J62
                                 LOC = "AG23";
NET "GPIO LED 6"
                                 LOC = "AE24"; ## 2 on LED DS22, 7 on J62
NET "GPIO_LED_7"
                                  LOC = "AD24"; ## 2 on LED DS21, 8 on J62
NET "GPIO LED C"
                                   LOC = "AP24"; ## 2 on LED DS16
NET "GPIO LED_E"
                                  LOC = "AE21";
                                                   ## 2 on LED DS19
                                                        on LED DS20
NET "GPIO LED N"
                                  LOC = "AH27";
                                                   ## 2
NET "GPIO LED S"
                                   LOC = "AH28";
                                                   ## 2
                                                         on LED DS18
                                   LOC = "AD21";
NET "GPIO_LED_W"
                                                  ## 2
                                                         on LED DS17
##
NET "GPIO SW C"
                                  LOC = "G26"; ## 2 on SW9 pushbutton (active-High)
NET "GPIO SW E"
                                  LOC = "G17"; ## 2 on SW7 pushbutton (active-High)
NET "GPIO SW N"
                                 LOC = "A19"; ## 2 on SW5 pushbutton (active-High)
NET "GPIO SW S"
                                  LOC = "A18"; ## 2 on SW6 pushbutton (active-High)
NET "GPIO_SW_W"
                                  LOC = "H17"; ## 2 on SW8 pushbutton (active-High)
                                  LOC = "AN10"; ## 2 on Q5, 15 on U38
NET "IIC SCL DVI"
                                LOC = "AK9";
LOC = "AA34";
NET "IIC SCL MAIN LS"
                                                   ## 2
                                                         on Q19
NET "IIC_SCL_SFP"
                                                   ## 2
                                                         on Q23
NET "IIC SDA DVI"
                                 LOC = "AP10"; ## 2 on Q6, 14 on U38
                                LOC = "APIO";
LOC = "AE9";
NET "IIC SDA MAIN LS"
                                                   ## 2 on Q20
NET "IIC SDA SFP"
                                 LOC = "AA33"; ## 2 on Q21
NET "LCD DB4 LS"
                                  LOC = "AD14"; ## 4 on J41
NET "LCD_DB5_LS"
                                  LOC = "AK11";
                                                   ## 3 on J41
NET "LCD DB6 LS"
                                   LOC = "AJ11";
                                                   ## 2
                                                         on J41
                                LOC = "AE12";
LOC = "AK12";
NET "LCD DB7 LS"
                                                   ## 1
                                                         on J41
NET "LCD E LS"
                                                   ## 9
                                                         on J41
NET "LCD_RS_LS"
                                  LOC = "T28";
                                                  ## 11 on J41
                                  LOC = "AC14"; ## 10 on J41
NET "LCD_RW_LS"
NET "P30 CS SEL"
                                  LOC = "AJ12"; ## 2 on S2 DIP switch (active-High),1 on U10
                                 LOC = "P5"; ## 15 on U14
NET "PCIE 100M MGT0 N"
NET "PCIE 100M MGT0 P"
                                  LOC = "P6";
                                                  ## 16 on U14
                                   LOC = "V5";
                                                   ## 18 on U9
NET "PCIE_250M_MGT1_N"
                                   LOC = "V6";
NET "PCIE_250M_MGT1_P"
                                                   ## 17 on U9
                                  LOC = "AE13"; ## 4 on U32
NET "PCIE PERST B LS"
                                  LOC = "J4";
NET "PCIE RX0 N"
                                                   ## B15 on P1
                                 LOC = "J3";
NET "PCIE RXO P"
                                                  ## B14 on P1
NET "PCIE RX1 N"
                                  LOC = "K6"; ## B20 on P1
NET "PCIE RX1 P"
                                  LOC = "K5"; ## B19 on P1
```



```
LOC = "L4";
                                                           ## B24 on P1
NET "PCIE RX2 N"
NET "PCIE RX2 P"
                                         LOC = "L3";
                                                           ## B23 on P1
                                         LOC = "N4";
NET "PCIE RX3 N"
                                                           ## B28 on P1
NET "PCIE_RX3_P"
                                        LOC = "N3";
                                                           ## B27 on P1
NET "PCIE RX4_N"
                                       LOC = "R4";
                                                           ## B34 on P1
                                       LOC = "R3";
                                                          ## B33 on P1
NET "PCIE RX4 P"
NET "PCIE RX5 N"
                                       LOC = "U4";
                                                         ## B38 on P1
NET "PCIE RX5 P"
                                       LOC = "U3";
                                                         ## B37 on P1
                                       LOC = "W4"; ## B42 on P1
NET "PCIE RX6 N"
NET "PCIE_RX6_P"
                                       LOC = "W3"; ## B41 on P1
                                       LOC = "AA4";
                                                        ## B46 on P1
NET "PCIE RX7 N"
                                        LOC = "AA3"; ## B45 on P1
NET "PCIE RX7 P"
                                       LOC = "F2";
NET "PCIE TX0 N"
                                                          ## A17 on P1
                                                        ## A16 on P1
                                       LOC = "F1";
NET "PCIE_TX0_P"
                                       LOC = "H2";
NET "PCIE TX1 N"
                                                         ## A22 on P1
NET "PCIE TX1 P"
                                       LOC = "H1"; ## A21 on P1
                                       LOC = "K2"; ## A26 on P1
NET "PCIE TX2 N"
                                       LOC = "K1"; ## A25 on P1
NET "PCIE TX2 P"
NET "PCIE TX3 N"
                                       LOC = "M2"; ## A30 on P1
NET "PCIE_TX3_P"
                                       LOC = "M1"; ## A29 on P1
                                        LOC = "P2";
NET "PCIE TX4 N"
                                                           ## A36 on P1
NET "PCIE TX4 P"
                                        LOC = "P1";
                                                           ## A35 on P1
                                        LOC = "T2";
NET "PCIE TX5 N"
                                                           ## A40 on P1
NET "PCIE TX5 P"
                                       LOC = "T1";
                                                         ## A39 on P1
                                       LOC = "V2";
NET "PCIE TX6 N"
                                                         ## A44 on P1
NET "PCIE TX6_P"
                                       LOC = "V1";
                                                         ## A43 on P1
                                       LOC = "Y2"; ## A48 on P1
LOC = "Y1"; ## A47 on P1
NET "PCIE TX7 N"
NET "PCIE TX7 P"
                                       LOC = "AD22"; ## B11 on P1
NET "PCIE_WAKE_B_LS"
##
NET "PHY COL"
                                    LOC = "AK13"; ## 114 on U80

LOC = "AL13"; ## 115 on U80

LOC = "AH14"; ## 32 on U80

LOC = "AP14"; ## 35 on U80
                                       LOC = "AK13"; ## 114 on U80
NET "PHY CRS"
NET "PHY_INT"
NET "PHY MDC"
                                     LOC = "AN14"; ## 33 on U80
NET "PHY MDIO"
NET "PHY RESET"
                                       LOC = "AH13"; ## 36 on U80
NET "PHY RXCLK"
                                       LOC = "AP11"; ## 7 on U80
                               __ , ππ / OH U80
LOC = "AM13"; ## 4 On U80
NET "PHY_RXCTL_RXDV"
                                        LOC = "AN13";
NET "PHY RXD0"
                                                          ## 3 on U80
                                        LOC = "AF14";
                                                           ## 128 on U80
NET "PHY RXD1"
                             LOC = "AF14"; ## 128 on U80

LOC = "AE14"; ## 126 on U80

LOC = "AN12"; ## 125 on U80

LOC = "AM12"; ## 124 on U80

LOC = "AD11"; ## 123 on U80

LOC = "AC12"; ## 121 on U80

LOC = "AC13"; ## 120 on U80

LOC = "AG12"; ## 9 on U80

LOC = "AG12"; ## 9 on U80

LOC = "AD12"; ## 10 on U80

LOC = "AJ10"; ## 16 on U80

LOC = "AH12"; ## 14 on U80

LOC = "AM11"; ## 18 on U80

LOC = "AL11"; ## 19 on U80

LOC = "AL11"; ## 19 on U80

LOC = "AG10"; ## 20 on U80
NET "PHY RXD2"
NET "PHY_RXD3"
NET "PHY RXD4"
NET "PHY RXD5"
NET "PHY_RXD6"
NET "PHY RXD7"
NET "PHY RXER"
NET "PHY_TXCLK"
NET "PHY_TXCTL_TXEN"
NET "PHY_TXC_GTXCLK"
NET "PHY TXD0"
NET "PHY TXD1"
NET "PHY TXD2"
                                       LOC = "AG10"; ## 20 on U80
NET "PHY TXD3"
                                       LOC = "AG11"; ## 24 on U80
NET "PHY TXD4"
                                       LOC = "AL10"; ## 25 on U80
NET "PHY TXD5"
                                       LOC = "AM10"; ## 26 on U80
                                        LOC = "AE11"; ## 28 on U80
NET "PHY TXD6"
NET "PHY TXD7"
                                        LOC = "AF11";
                                                           ## 29 on U80
NET "PHY_TXER"
                                        LOC = "AH10";
                                                           ## 13 on U80
##
## NET "PLATFLASH L B"
                                        LOC = "AC23"; ## SEE NET "FLASH NN" GROUP
##
NET "PMBUS ALERT LS"
                                       LOC = "AH9";
                                                           ## 2
                                                                  on Q15
NET "PMBUS CLK LS"
                                       LOC = "AC10";
                                                           ## 2 on Q18
NET "PMBUS_CTRL_LS"
                                        LOC = "AJ9";
                                                           ## 2 on Q16
```



| NET     | "PMBUS DATA LS"                                                                                                                                                                                                                      | LOC   | = | "AB10";            | ##  | 2   | on  | Q17     |     |       |        |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---|--------------------|-----|-----|-----|---------|-----|-------|--------|
| ##      |                                                                                                                                                                                                                                      |       |   |                    |     |     |     |         |     |       |        |
|         | "SFP LOS"                                                                                                                                                                                                                            | LOC   | = | "V23";             | ##  | 8   | on  | P4      |     |       |        |
|         | "SFP RX N"                                                                                                                                                                                                                           |       |   |                    |     |     |     |         |     |       |        |
|         | "SFP RX P"                                                                                                                                                                                                                           | TOC   |   | "E4";<br>"E3";     | ##  | 12  | on  | D/I     |     |       |        |
| MET     | "SFP_TX_DISABLE_FPGA"                                                                                                                                                                                                                | TOC   | - | E3 ;               | ##  | 13  | OII |         |     |       |        |
|         |                                                                                                                                                                                                                                      |       |   |                    |     |     |     | Q22     |     |       |        |
|         | "SFP_TX_N"                                                                                                                                                                                                                           | LOC   | = | "C4";              | ##  | 19  | on  | P4      |     |       |        |
| NET     | "SFP_TX_P"                                                                                                                                                                                                                           | LOC   | = | "C3";              | ##  | 18  | on  | P4      |     |       |        |
| ##      |                                                                                                                                                                                                                                      |       |   |                    |     |     |     |         |     |       |        |
| NET     | "SGMIICLK_QO_N" "SGMIICLK_QO_P" "SGMII_RX_N" "SGMII_RX_P" "SGMII_TX_N" "SGMII_TX_P"                                                                                                                                                  | LOC   | = | "H5";<br>"H6";     | ##  | 2   | on  | series  | C55 | 5 0.1 | .uF    |
| NET     | "SGMIICLK QO P"                                                                                                                                                                                                                      | LOC   | = | "H6";              | ##  | 2   | on  | series  | C56 | 5 0.1 | .uF    |
| NET     | "SGMII RX N"                                                                                                                                                                                                                         | LOC   | = | "B6";              | ##  | 1   | on  | series  | C16 | 63 0. | 01uF   |
| NET     | "SGMII RX P"                                                                                                                                                                                                                         |       |   |                    |     |     |     |         |     |       |        |
| NET     | "SGMIT TX N"                                                                                                                                                                                                                         | LOC   | _ | "B5";<br>"A4";     | ##  | 1   | on  | series  | C16 | 54 0  | 0111F  |
| NET     | "SCMIT TY D"                                                                                                                                                                                                                         | T.O.C | _ | "A3";              | ##  | 1   | on  | series  |     |       |        |
|         |                                                                                                                                                                                                                                      |       | _ | A3 ,               | ππ  | _   | OII | BCIICB  | CI  | 55 0. | Olui   |
| ##      | "SMA_REFCLK_N" "SMA_REFCLK_P" "SMA_RX_N" "SMA_RX_P" "SMA_TX_N" "SMA_TX_P"                                                                                                                                                            | T 0.0 |   | "F5";              | шш  | 1   |     |         | ac. | 1 0 1 |        |
| NET     | "SMA_REFCLK_N"                                                                                                                                                                                                                       | LOC   | = | "15";              | ##  | Τ.  |     | series  |     |       |        |
| NE.I.   | "SMA_REFCLK_P"                                                                                                                                                                                                                       | LOC   |   | "F6";              |     |     |     |         |     |       |        |
| NET     | "SMA_RX_N"                                                                                                                                                                                                                           | LOC   | = | "D6";<br>"D5";     | ##  | 1   | on  | series  | C5. | 7 0.1 | .uF    |
| NET     | "SMA_RX_P"                                                                                                                                                                                                                           | LOC   | = | "D5";              | ##  | 1   | on  | series  | C58 | 3 0.1 | .uF    |
| NET     | "SMA_TX_N"                                                                                                                                                                                                                           | LOC   |   | "B2";              |     |     |     |         |     |       |        |
| NET     | "SMA_TX_P"                                                                                                                                                                                                                           | LOC   | = | "B1";              | ##  | 1   | on  | J26 SM2 | A   |       |        |
|         |                                                                                                                                                                                                                                      |       |   |                    |     |     |     |         |     |       |        |
| NET     | "SM_FAN_PWM" "SM_FAN_TACH"                                                                                                                                                                                                           | LOC   | = | "L10";             | ##  | 1   | on  | 024     |     |       |        |
| NET     | "SM FAN TACH"                                                                                                                                                                                                                        |       |   | "M10";             |     |     |     |         |     |       |        |
| ##      | 5                                                                                                                                                                                                                                    |       |   | 1120 /             |     | _   | 011 | 113 0 0 |     |       |        |
| ייים דע | "SYSACE_CFGTDI" "SYSACE_D0" "SYSACE_D1" "SYSACE_D2" "SYSACE_D3" "SYSACE_D4" "SYSACE_D5" "SYSACE_D6" "SYSACE_D6" "SYSACE_D7" "SYSACE_MPA00" "SYSACE_MPA01" "SYSACE_MPA03" "SYSACE_MPA04" "SYSACE_MPA05" "SYSACE_MPA06" "SYSACE_MPA06" | TOC   |   | "AC8";             | и.и | 0.1 | on  | TT1 O   |     |       |        |
| NET     | "SISACE_CFGIDI"                                                                                                                                                                                                                      | TOC   |   |                    |     |     |     |         |     |       |        |
| NE.I.   | "SYSACE_DO"                                                                                                                                                                                                                          | TOC   | = | "AM15";<br>"AJ17"; | ##  | 66  | on  | 019     |     |       |        |
| NE'I'   | "SYSACE_D1"                                                                                                                                                                                                                          | LOC   |   |                    |     |     |     |         |     |       |        |
| NET     | "SYSACE_D2"                                                                                                                                                                                                                          | LOC   |   | "AJ16";            |     |     |     | U19     |     |       |        |
| NET     | "SYSACE_D3"                                                                                                                                                                                                                          | LOC   | = | "AP16";            | ##  | 62  | on  | U19     |     |       |        |
| NET     | "SYSACE_D4"                                                                                                                                                                                                                          | LOC   | = | "AG16";            | ##  | 61  | on  | U19     |     |       |        |
| NET     | "SYSACE_D5"                                                                                                                                                                                                                          | LOC   |   | "AH15";            |     |     |     | U19     |     |       |        |
| NET     | "SYSACE D6"                                                                                                                                                                                                                          | LOC   | = | "AF16";            | ##  | 59  | on  | U19     |     |       |        |
| NET     | "SYSACE D7"                                                                                                                                                                                                                          | LOC   | = | "AF16";<br>"AN15"; | ##  | 58  | on  | U19     |     |       |        |
| NET     | "SYSACE MPA00"                                                                                                                                                                                                                       | LOC   | = | "AC15";            | ##  | 70  | on  | U19     |     |       |        |
| NET     | "SYSACE MPA01"                                                                                                                                                                                                                       | LOC   |   | "AP15";            |     |     |     | U19     |     |       |        |
| MET     | "GVGACE MDAGA"                                                                                                                                                                                                                       | LOC   |   | "AG17";            |     |     |     | U19     |     |       |        |
| MET     | HCYCACE MDAGO!!                                                                                                                                                                                                                      | TOC   |   | "AH17";            |     |     |     |         |     |       |        |
| MET     | BISACE_MPAUS                                                                                                                                                                                                                         | TOC   |   |                    |     |     |     | U19     |     |       |        |
| NET     | "SISACE_MPAU4"                                                                                                                                                                                                                       | LOC   | = | "AG15";<br>"AF15"; | ##  | 45  | OH  | U19     |     |       |        |
| NET.    | "SYSACE_MPA05"                                                                                                                                                                                                                       | LOC   |   |                    |     |     |     | U19     |     |       |        |
| NET     | "SYSACE_MPA06"                                                                                                                                                                                                                       | LOC   |   | "AK14";            |     |     |     | U19     |     |       |        |
| NET     | "SYSACE_MPBRDY" "SYSACE_MPCE"                                                                                                                                                                                                        | LOC   | = | "AJ15";<br>"AJ14"; | ##  | 39  | on  | U19     |     |       |        |
| NET     | "SYSACE_MPCE"                                                                                                                                                                                                                        | LOC   |   |                    |     |     | on  | U19     |     |       |        |
| NET     | "SYSACE_MPIRQ"                                                                                                                                                                                                                       | LOC   | = | "L9";              | ##  | 41  | on  | U19     |     |       |        |
| NET     | "SYSACE_MPOE"                                                                                                                                                                                                                        | LOC   | = | "AL15";            | ##  | 77  | on  | U19     |     |       |        |
| NET     | "SYSACE MPWE"                                                                                                                                                                                                                        | LOC   | = | "AL14";            | ##  | 76  | on  | U19     |     |       |        |
| ##      | _                                                                                                                                                                                                                                    |       |   |                    |     |     |     |         |     |       |        |
|         | "SYSCLK N"                                                                                                                                                                                                                           | LOC   | = | "H9";              | ##  | 5   | on  | U11, 5  | on  | 1189  | (DNP)  |
|         | "SYSCLK P"                                                                                                                                                                                                                           |       |   | "Ј9";              | ##  |     |     | U11, 4  |     |       |        |
| ##      | 212CTK                                                                                                                                                                                                                               | ПОС   | _ | 09,                | ##  | -   | OII | 011, 4  | OII | 009   | (DIVE) |
|         | HIJOD 1 CMCH                                                                                                                                                                                                                         | T 0.0 |   | II TO 4 II         |     | 0.0 |     | TTO 4   |     |       |        |
|         | "USB_1_CTS"                                                                                                                                                                                                                          |       |   | -                  |     | 22  |     | U34     |     |       |        |
|         | "USB_1_RTS"                                                                                                                                                                                                                          |       |   |                    |     | 23  |     | U34     |     |       |        |
| NET     | "USB_1_RX"                                                                                                                                                                                                                           | LOC   | = | "J25";             | ##  | 24  | on  | U34     |     |       |        |
| NET     | "USB_1_TX"                                                                                                                                                                                                                           | LOC   | = | "J24";             | ##  | 25  | on  | U34     |     |       |        |
| ##      |                                                                                                                                                                                                                                      |       |   |                    |     |     |     |         |     |       |        |
| NET     | "USB A0 LS"                                                                                                                                                                                                                          | LOC   | = | "Y32";             | ##  | 14  | on  | U30     |     |       |        |
|         | "USB A1 LS"                                                                                                                                                                                                                          |       |   | "W26";             | ##  |     |     | U29     |     |       |        |
|         | "USB CS B LS"                                                                                                                                                                                                                        |       |   | "W27";             | ##  |     |     | U29     |     |       |        |
|         | "USB DO LS"                                                                                                                                                                                                                          |       |   | -                  | ##  |     |     | U31     |     |       |        |
|         |                                                                                                                                                                                                                                      |       |   | -                  |     |     |     | U31     |     |       |        |
|         | "USB_D1_LS"                                                                                                                                                                                                                          |       |   | -                  | ##  |     |     |         |     |       |        |
|         | "USB_D2_LS"                                                                                                                                                                                                                          |       |   | -                  | ##  |     |     | U31     |     |       |        |
|         | "USB_D3_LS"                                                                                                                                                                                                                          |       |   | "T31";             |     |     |     | U31     |     |       |        |
|         | "USB_D4_LS"                                                                                                                                                                                                                          |       |   | -                  | ##  |     |     | U31     |     |       |        |
| NET     | "USB_D5_LS"                                                                                                                                                                                                                          | LOC   | = | "V28";             | ##  | 18  | on  | U31     |     |       |        |
|         |                                                                                                                                                                                                                                      |       |   |                    |     |     |     |         |     |       |        |



| NET | "USB_D6_LS"  "USB_D7_LS"  "USB_D8_LS"  "USB_D9_LS"  "USB_D10_LS"  "USB_D11_LS"  "USB_D13_LS"  "USB_D14_LS"  "USB_D15_LS"  "USB_INT_LS"  "USB_RD_B_LS"  "USB_RESET_B_LS"  "USB_WR_B_LS" | LOC = | "V27"; | ## | 2  | on | U31               |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|----|----|----|-------------------|
| NET | "USB_D7_LS"                                                                                                                                                                            | LOC = | "U25"; | ## | 12 | on | U30               |
| NET | "USB_D8_LS"                                                                                                                                                                            | LOC = | "Y28"; | ## | 14 | on | U29               |
| NET | "USB_D9_LS"                                                                                                                                                                            | LOC = | "W32"; | ## | 8  | on | U29               |
| NET | "USB_D10_LS"                                                                                                                                                                           | LOC = | "W31"; | ## | 12 | on | U29               |
| NET | "USB_D11_LS"                                                                                                                                                                           | LOC = | "Y29"; | ## | 2  | on | U30               |
| NET | "USB_D12_LS"                                                                                                                                                                           | LOC = | "W29"; | ## | 18 | on | U30               |
| NET | "USB_D13_LS"                                                                                                                                                                           | LOC = | "Y34"; | ## | 4  | on | U30               |
| NET | "USB_D14_LS"                                                                                                                                                                           | LOC = | "Y33"; | ## | 16 | on | U30               |
| NET | "USB_D15_LS"                                                                                                                                                                           | LOC = | "Y31"; | ## | 6  | on | U30               |
| NET | "USB_INT_LS"                                                                                                                                                                           | LOC = | "Y27"; | ## | 6  | on | U29               |
| NET | "USB_RD_B_LS"                                                                                                                                                                          | LOC = | "W25"; | ## | 16 | on | U29               |
| NET | "USB_RESET_B_LS"                                                                                                                                                                       | LOC = | "T25"; | ## | 8  | on | U30               |
| NET | "USB_WR_B_LS"                                                                                                                                                                          | LOC = | "V25"; | ## | 4  | on | U29               |
| ##  |                                                                                                                                                                                        |       |        |    |    |    |                   |
| NET | "USER_CLOCK" "USER_SMA_CLOCK_N" "USER_SMA_CLOCK_D"                                                                                                                                     | LOC = | "U23"; | ## | 5  | on | X5                |
| NET | "USER_SMA_CLOCK_N"                                                                                                                                                                     | LOC = | "M22"; | ## | 1  | on | J55 SMA           |
| NET | "USER_SMA_CLOCK_P" "USER_SMA_GPIO_N" "USER_SMA_GPIO_P"                                                                                                                                 | LOC = | "L23"; | ## | 1  | on | J58 SMA           |
| NET | "USER_SMA_GPIO_N"                                                                                                                                                                      | LOC = | "W34"; | ## | 1  | on | J56 SMA           |
| NET | "USER_SMA_GPIO_P"                                                                                                                                                                      | LOC = | "V34"; | ## | 1  | on | J57 SMA           |
| ##  |                                                                                                                                                                                        |       |        |    |    |    |                   |
| NET | "VAUX_CURR_N"                                                                                                                                                                          | LOC = | "P26"; | ## | 1  | on | series R373 1.00K |
| NET | "VAUX_CURR_P"                                                                                                                                                                          | LOC = | "P25"; | ## | 1  | on | series R370 1.00K |
| NET | "VAUX_VOLT_N"                                                                                                                                                                          | LOC = |        |    |    |    | series R371 1.00K |
| NET | "VAUX_CURR_N" "VAUX_CURR_P" "VAUX_VOLT_N" "VAUX_VOLT_P"                                                                                                                                | LOC = | "L28"; | ## | 1  | on | series R372 1.00K |
|     |                                                                                                                                                                                        |       |        |    |    |    |                   |



## Appendix D

# References

This section provides references to documentation supporting Virtex-6 FPGAs, tools, and IP. For additional information, see <a href="https://www.xilinx.com/support/documentation/index.htm">www.xilinx.com/support/documentation/index.htm</a>.

### Documents supporting the ML605 Evaluation Board:

- 1. <u>UG535</u>, ML605 Reference Design User Guide
- 2. UG525, Getting Started with the Xilinx Virtex-6 FPGA ML605 Evaluation Kit
- 3. DS150, Virtex-6 Family Overview
- 4. DS152, Viretx-6 FPGA Data Sheet: DC and Switching Characteristics
- 5. <u>UG360</u>, Virtex-6 FPGA Configuration User Guide
- 6. UG406, Virtex-6 FPGA Memory Interface Solutions User Guide
- 7. <u>UG361</u>, Virtex-6 FPGA SelectIO Resources User Guide
- 8. UG362, Virtex-6 FPGA User Guide: Clocking Resources
- 9. UG363, Virtex-6 FPGA Memory Resources User Guide
- 10. UG364, Virtex-6 FPGA Configurable Logic Block User Guide
- 11. UG365, Virtex-6 FPGA Packaging and Pinout Specifications
- 12. <u>UG366</u>, Virtex-6 FPGA GTX Transceivers User Guide
- 13. UG369, Virtex-6 FPGA DSP48E1 Slice User Guide
- 14. DS186, Virtex-6 FPGA Memory Interface Solutions Data Sheet
- 15. UG370, Virtex-6 FPGA System Monitor User Guide
- 16. DS715, Virtex-6 FPGA Integrated Block v1.2 for PCI Express Data Sheet
- 17. DS617, Platform Flash XL High-Density Configuration and Storage Device Data Sheet
- 18. DS080, System ACE CompactFlash Solution Data Sheet
- 19. <u>UG138</u>, LogiCORE™ IP Tri-Mode Ethernet MAC v4.2 User Guide
- 20. DS581, XPS External Peripheral Controller (EPC) v1.02a Data Sheet
- 21. DS606, XPS IIC Bus Interface (v2.00a) Data Sheet



#### Additional documentation:

- 22. Micron Technology, Inc., DDR3 SODIMM Specification (MT4JSF6464HY-1G1)
- 23. Winbond, Serial Flash Memory Data Sheet (W25Q64VSFIG)
- 24. Numonyx, Embedded Flash Memory Data Sheet (TE28F128J3D-75)
- 25. Epson Toyocom, Oscillator Data Sheet (EG-2121CA-200.0000M-LHPA)
- 26. MMD Components, MBH Series Data Sheet (MBH2100H-66.000 MHz)
- 27. PCI SIG, PCI Express Specifications
- 28. Marvell, Alaska Gigabit Ethernet Transceivers Product Page
- 29. Cypress Semiconductor, CY7C67300 Data Sheet
- 30. USB Implementers Forum, Inc., USB Specifications
- 31. ST Micro, M24C08 Data Sheet
- 32. Samtec, Inc.